|
@@ -74,7 +74,7 @@ static int xgene_clk_pll_is_enabled(struct clk_hw *hw)
|
|
|
u32 data;
|
|
|
|
|
|
data = xgene_clk_read(pllclk->reg + pllclk->pll_offset);
|
|
|
- pr_debug("%s pll %s\n", __clk_get_name(hw->clk),
|
|
|
+ pr_debug("%s pll %s\n", clk_hw_get_name(hw),
|
|
|
data & REGSPEC_RESET_F1_MASK ? "disabled" : "enabled");
|
|
|
|
|
|
return data & REGSPEC_RESET_F1_MASK ? 0 : 1;
|
|
@@ -112,7 +112,7 @@ static unsigned long xgene_clk_pll_recalc_rate(struct clk_hw *hw,
|
|
|
fref = parent_rate / nref;
|
|
|
fvco = fref * nfb;
|
|
|
}
|
|
|
- pr_debug("%s pll recalc rate %ld parent %ld\n", __clk_get_name(hw->clk),
|
|
|
+ pr_debug("%s pll recalc rate %ld parent %ld\n", clk_hw_get_name(hw),
|
|
|
fvco / nout, parent_rate);
|
|
|
|
|
|
return fvco / nout;
|
|
@@ -225,7 +225,7 @@ static int xgene_clk_enable(struct clk_hw *hw)
|
|
|
spin_lock_irqsave(pclk->lock, flags);
|
|
|
|
|
|
if (pclk->param.csr_reg != NULL) {
|
|
|
- pr_debug("%s clock enabled\n", __clk_get_name(hw->clk));
|
|
|
+ pr_debug("%s clock enabled\n", clk_hw_get_name(hw));
|
|
|
reg = __pa(pclk->param.csr_reg);
|
|
|
/* First enable the clock */
|
|
|
data = xgene_clk_read(pclk->param.csr_reg +
|
|
@@ -234,7 +234,7 @@ static int xgene_clk_enable(struct clk_hw *hw)
|
|
|
xgene_clk_write(data, pclk->param.csr_reg +
|
|
|
pclk->param.reg_clk_offset);
|
|
|
pr_debug("%s clock PADDR base %pa clk offset 0x%08X mask 0x%08X value 0x%08X\n",
|
|
|
- __clk_get_name(hw->clk), ®,
|
|
|
+ clk_hw_get_name(hw), ®,
|
|
|
pclk->param.reg_clk_offset, pclk->param.reg_clk_mask,
|
|
|
data);
|
|
|
|
|
@@ -245,7 +245,7 @@ static int xgene_clk_enable(struct clk_hw *hw)
|
|
|
xgene_clk_write(data, pclk->param.csr_reg +
|
|
|
pclk->param.reg_csr_offset);
|
|
|
pr_debug("%s CSR RESET PADDR base %pa csr offset 0x%08X mask 0x%08X value 0x%08X\n",
|
|
|
- __clk_get_name(hw->clk), ®,
|
|
|
+ clk_hw_get_name(hw), ®,
|
|
|
pclk->param.reg_csr_offset, pclk->param.reg_csr_mask,
|
|
|
data);
|
|
|
}
|
|
@@ -266,7 +266,7 @@ static void xgene_clk_disable(struct clk_hw *hw)
|
|
|
spin_lock_irqsave(pclk->lock, flags);
|
|
|
|
|
|
if (pclk->param.csr_reg != NULL) {
|
|
|
- pr_debug("%s clock disabled\n", __clk_get_name(hw->clk));
|
|
|
+ pr_debug("%s clock disabled\n", clk_hw_get_name(hw));
|
|
|
/* First put the CSR in reset */
|
|
|
data = xgene_clk_read(pclk->param.csr_reg +
|
|
|
pclk->param.reg_csr_offset);
|
|
@@ -292,10 +292,10 @@ static int xgene_clk_is_enabled(struct clk_hw *hw)
|
|
|
u32 data = 0;
|
|
|
|
|
|
if (pclk->param.csr_reg != NULL) {
|
|
|
- pr_debug("%s clock checking\n", __clk_get_name(hw->clk));
|
|
|
+ pr_debug("%s clock checking\n", clk_hw_get_name(hw));
|
|
|
data = xgene_clk_read(pclk->param.csr_reg +
|
|
|
pclk->param.reg_clk_offset);
|
|
|
- pr_debug("%s clock is %s\n", __clk_get_name(hw->clk),
|
|
|
+ pr_debug("%s clock is %s\n", clk_hw_get_name(hw),
|
|
|
data & pclk->param.reg_clk_mask ? "enabled" :
|
|
|
"disabled");
|
|
|
}
|
|
@@ -318,13 +318,13 @@ static unsigned long xgene_clk_recalc_rate(struct clk_hw *hw,
|
|
|
data &= (1 << pclk->param.reg_divider_width) - 1;
|
|
|
|
|
|
pr_debug("%s clock recalc rate %ld parent %ld\n",
|
|
|
- __clk_get_name(hw->clk),
|
|
|
+ clk_hw_get_name(hw),
|
|
|
parent_rate / data, parent_rate);
|
|
|
|
|
|
return parent_rate / data;
|
|
|
} else {
|
|
|
pr_debug("%s clock recalc rate %ld parent %ld\n",
|
|
|
- __clk_get_name(hw->clk), parent_rate, parent_rate);
|
|
|
+ clk_hw_get_name(hw), parent_rate, parent_rate);
|
|
|
return parent_rate;
|
|
|
}
|
|
|
}
|
|
@@ -356,7 +356,7 @@ static int xgene_clk_set_rate(struct clk_hw *hw, unsigned long rate,
|
|
|
data |= divider;
|
|
|
xgene_clk_write(data, pclk->param.divider_reg +
|
|
|
pclk->param.reg_divider_offset);
|
|
|
- pr_debug("%s clock set rate %ld\n", __clk_get_name(hw->clk),
|
|
|
+ pr_debug("%s clock set rate %ld\n", clk_hw_get_name(hw),
|
|
|
parent_rate / divider_save);
|
|
|
} else {
|
|
|
divider_save = 1;
|