|
@@ -418,14 +418,8 @@ static SUNXI_CCU_PHASE(mmc1_sample_clk, "mmc1-sample", "mmc1",
|
|
|
static SUNXI_CCU_PHASE(mmc1_output_clk, "mmc1-output", "mmc1",
|
|
|
0x08c, 8, 3, 0);
|
|
|
|
|
|
-/* TODO Support MMC2 clock's new timing mode. */
|
|
|
-static SUNXI_CCU_MP_WITH_MUX_GATE(mmc2_clk, "mmc2", mod0_default_parents,
|
|
|
- 0x090,
|
|
|
- 0, 4, /* M */
|
|
|
- 16, 2, /* P */
|
|
|
- 24, 2, /* mux */
|
|
|
- BIT(31), /* gate */
|
|
|
- 0);
|
|
|
+static SUNXI_CCU_MP_MMC_WITH_MUX_GATE(mmc2_clk, "mmc2", mod0_default_parents,
|
|
|
+ 0x090, 0);
|
|
|
|
|
|
static SUNXI_CCU_PHASE(mmc2_sample_clk, "mmc2-sample", "mmc2",
|
|
|
0x090, 20, 3, 0);
|