|
@@ -513,7 +513,8 @@ enum i40e_rx_desc_status_bits {
|
|
|
I40E_RX_DESC_STATUS_UMBCAST_SHIFT = 9, /* 2 BITS */
|
|
|
I40E_RX_DESC_STATUS_FLM_SHIFT = 11,
|
|
|
I40E_RX_DESC_STATUS_FLTSTAT_SHIFT = 12, /* 2 BITS */
|
|
|
- I40E_RX_DESC_STATUS_LPBK_SHIFT = 14
|
|
|
+ I40E_RX_DESC_STATUS_LPBK_SHIFT = 14,
|
|
|
+ I40E_RX_DESC_STATUS_UDP_0_SHIFT = 16
|
|
|
};
|
|
|
|
|
|
#define I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT I40E_RX_DESC_STATUS_TSYNINDX_SHIFT
|
|
@@ -559,28 +560,32 @@ enum i40e_rx_desc_error_l3l4e_fcoe_masks {
|
|
|
|
|
|
/* Packet type non-ip values */
|
|
|
enum i40e_rx_l2_ptype {
|
|
|
- I40E_RX_PTYPE_L2_RESERVED = 0,
|
|
|
- I40E_RX_PTYPE_L2_MAC_PAY2 = 1,
|
|
|
- I40E_RX_PTYPE_L2_TIMESYNC_PAY2 = 2,
|
|
|
- I40E_RX_PTYPE_L2_FIP_PAY2 = 3,
|
|
|
- I40E_RX_PTYPE_L2_OUI_PAY2 = 4,
|
|
|
- I40E_RX_PTYPE_L2_MACCNTRL_PAY2 = 5,
|
|
|
- I40E_RX_PTYPE_L2_LLDP_PAY2 = 6,
|
|
|
- I40E_RX_PTYPE_L2_ECP_PAY2 = 7,
|
|
|
- I40E_RX_PTYPE_L2_EVB_PAY2 = 8,
|
|
|
- I40E_RX_PTYPE_L2_QCN_PAY2 = 9,
|
|
|
- I40E_RX_PTYPE_L2_EAPOL_PAY2 = 10,
|
|
|
- I40E_RX_PTYPE_L2_ARP = 11,
|
|
|
- I40E_RX_PTYPE_L2_FCOE_PAY3 = 12,
|
|
|
- I40E_RX_PTYPE_L2_FCOE_FCDATA_PAY3 = 13,
|
|
|
- I40E_RX_PTYPE_L2_FCOE_FCRDY_PAY3 = 14,
|
|
|
- I40E_RX_PTYPE_L2_FCOE_FCRSP_PAY3 = 15,
|
|
|
- I40E_RX_PTYPE_L2_FCOE_FCOTHER_PA = 16,
|
|
|
- I40E_RX_PTYPE_L2_FCOE_VFT_PAY3 = 17,
|
|
|
- I40E_RX_PTYPE_L2_FCOE_VFT_FCDATA = 18,
|
|
|
- I40E_RX_PTYPE_L2_FCOE_VFT_FCRDY = 19,
|
|
|
- I40E_RX_PTYPE_L2_FCOE_VFT_FCRSP = 20,
|
|
|
- I40E_RX_PTYPE_L2_FCOE_VFT_FCOTHER = 21
|
|
|
+ I40E_RX_PTYPE_L2_RESERVED = 0,
|
|
|
+ I40E_RX_PTYPE_L2_MAC_PAY2 = 1,
|
|
|
+ I40E_RX_PTYPE_L2_TIMESYNC_PAY2 = 2,
|
|
|
+ I40E_RX_PTYPE_L2_FIP_PAY2 = 3,
|
|
|
+ I40E_RX_PTYPE_L2_OUI_PAY2 = 4,
|
|
|
+ I40E_RX_PTYPE_L2_MACCNTRL_PAY2 = 5,
|
|
|
+ I40E_RX_PTYPE_L2_LLDP_PAY2 = 6,
|
|
|
+ I40E_RX_PTYPE_L2_ECP_PAY2 = 7,
|
|
|
+ I40E_RX_PTYPE_L2_EVB_PAY2 = 8,
|
|
|
+ I40E_RX_PTYPE_L2_QCN_PAY2 = 9,
|
|
|
+ I40E_RX_PTYPE_L2_EAPOL_PAY2 = 10,
|
|
|
+ I40E_RX_PTYPE_L2_ARP = 11,
|
|
|
+ I40E_RX_PTYPE_L2_FCOE_PAY3 = 12,
|
|
|
+ I40E_RX_PTYPE_L2_FCOE_FCDATA_PAY3 = 13,
|
|
|
+ I40E_RX_PTYPE_L2_FCOE_FCRDY_PAY3 = 14,
|
|
|
+ I40E_RX_PTYPE_L2_FCOE_FCRSP_PAY3 = 15,
|
|
|
+ I40E_RX_PTYPE_L2_FCOE_FCOTHER_PA = 16,
|
|
|
+ I40E_RX_PTYPE_L2_FCOE_VFT_PAY3 = 17,
|
|
|
+ I40E_RX_PTYPE_L2_FCOE_VFT_FCDATA = 18,
|
|
|
+ I40E_RX_PTYPE_L2_FCOE_VFT_FCRDY = 19,
|
|
|
+ I40E_RX_PTYPE_L2_FCOE_VFT_FCRSP = 20,
|
|
|
+ I40E_RX_PTYPE_L2_FCOE_VFT_FCOTHER = 21,
|
|
|
+ I40E_RX_PTYPE_GRENAT4_MAC_PAY3 = 58,
|
|
|
+ I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4 = 87,
|
|
|
+ I40E_RX_PTYPE_GRENAT6_MAC_PAY3 = 124,
|
|
|
+ I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4 = 153
|
|
|
};
|
|
|
|
|
|
struct i40e_rx_ptype_decoded {
|