|
@@ -49,56 +49,56 @@
|
|
|
#define DSAF_TCAM_SUM 512
|
|
|
#define DSAF_LINE_SUM (2048 * 14)
|
|
|
|
|
|
-#define DSAF_SUB_SC_NT_SRAM_CLK_SEL_REG 0x100
|
|
|
-#define DSAF_SUB_SC_HILINK3_CRG_CTRL0_REG 0x180
|
|
|
-#define DSAF_SUB_SC_HILINK3_CRG_CTRL1_REG 0x184
|
|
|
-#define DSAF_SUB_SC_HILINK3_CRG_CTRL2_REG 0x188
|
|
|
-#define DSAF_SUB_SC_HILINK3_CRG_CTRL3_REG 0x18C
|
|
|
-#define DSAF_SUB_SC_HILINK4_CRG_CTRL0_REG 0x190
|
|
|
-#define DSAF_SUB_SC_HILINK4_CRG_CTRL1_REG 0x194
|
|
|
-#define DSAF_SUB_SC_DSAF_CLK_EN_REG 0x300
|
|
|
-#define DSAF_SUB_SC_DSAF_CLK_DIS_REG 0x304
|
|
|
-#define DSAF_SUB_SC_NT_CLK_EN_REG 0x308
|
|
|
-#define DSAF_SUB_SC_NT_CLK_DIS_REG 0x30C
|
|
|
-#define DSAF_SUB_SC_XGE_CLK_EN_REG 0x310
|
|
|
-#define DSAF_SUB_SC_XGE_CLK_DIS_REG 0x314
|
|
|
-#define DSAF_SUB_SC_GE_CLK_EN_REG 0x318
|
|
|
-#define DSAF_SUB_SC_GE_CLK_DIS_REG 0x31C
|
|
|
-#define DSAF_SUB_SC_PPE_CLK_EN_REG 0x320
|
|
|
-#define DSAF_SUB_SC_PPE_CLK_DIS_REG 0x324
|
|
|
-#define DSAF_SUB_SC_RCB_PPE_COM_CLK_EN_REG 0x350
|
|
|
-#define DSAF_SUB_SC_RCB_PPE_COM_CLK_DIS_REG 0x354
|
|
|
-#define DSAF_SUB_SC_XBAR_RESET_REQ_REG 0xA00
|
|
|
-#define DSAF_SUB_SC_XBAR_RESET_DREQ_REG 0xA04
|
|
|
-#define DSAF_SUB_SC_NT_RESET_REQ_REG 0xA08
|
|
|
-#define DSAF_SUB_SC_NT_RESET_DREQ_REG 0xA0C
|
|
|
-#define DSAF_SUB_SC_XGE_RESET_REQ_REG 0xA10
|
|
|
-#define DSAF_SUB_SC_XGE_RESET_DREQ_REG 0xA14
|
|
|
-#define DSAF_SUB_SC_GE_RESET_REQ0_REG 0xA18
|
|
|
-#define DSAF_SUB_SC_GE_RESET_DREQ0_REG 0xA1C
|
|
|
-#define DSAF_SUB_SC_GE_RESET_REQ1_REG 0xA20
|
|
|
-#define DSAF_SUB_SC_GE_RESET_DREQ1_REG 0xA24
|
|
|
-#define DSAF_SUB_SC_PPE_RESET_REQ_REG 0xA48
|
|
|
-#define DSAF_SUB_SC_PPE_RESET_DREQ_REG 0xA4C
|
|
|
-#define DSAF_SUB_SC_RCB_PPE_COM_RESET_REQ_REG 0xA88
|
|
|
-#define DSAF_SUB_SC_RCB_PPE_COM_RESET_DREQ_REG 0xA8C
|
|
|
-#define DSAF_SUB_SC_LIGHT_MODULE_DETECT_EN_REG 0x2060
|
|
|
-#define DSAF_SUB_SC_TCAM_MBIST_EN_REG 0x2300
|
|
|
-#define DSAF_SUB_SC_DSAF_CLK_ST_REG 0x5300
|
|
|
-#define DSAF_SUB_SC_NT_CLK_ST_REG 0x5304
|
|
|
-#define DSAF_SUB_SC_XGE_CLK_ST_REG 0x5308
|
|
|
-#define DSAF_SUB_SC_GE_CLK_ST_REG 0x530C
|
|
|
-#define DSAF_SUB_SC_PPE_CLK_ST_REG 0x5310
|
|
|
-#define DSAF_SUB_SC_ROCEE_CLK_ST_REG 0x5314
|
|
|
-#define DSAF_SUB_SC_CPU_CLK_ST_REG 0x5318
|
|
|
-#define DSAF_SUB_SC_RCB_PPE_COM_CLK_ST_REG 0x5328
|
|
|
-#define DSAF_SUB_SC_XBAR_RESET_ST_REG 0x5A00
|
|
|
-#define DSAF_SUB_SC_NT_RESET_ST_REG 0x5A04
|
|
|
-#define DSAF_SUB_SC_XGE_RESET_ST_REG 0x5A08
|
|
|
-#define DSAF_SUB_SC_GE_RESET_ST0_REG 0x5A0C
|
|
|
-#define DSAF_SUB_SC_GE_RESET_ST1_REG 0x5A10
|
|
|
-#define DSAF_SUB_SC_PPE_RESET_ST_REG 0x5A24
|
|
|
-#define DSAF_SUB_SC_RCB_PPE_COM_RESET_ST_REG 0x5A44
|
|
|
+#define DSAF_SUB_SC_NT_SRAM_CLK_SEL_REG 0x100
|
|
|
+#define DSAF_SUB_SC_HILINK3_CRG_CTRL0_REG 0x180
|
|
|
+#define DSAF_SUB_SC_HILINK3_CRG_CTRL1_REG 0x184
|
|
|
+#define DSAF_SUB_SC_HILINK3_CRG_CTRL2_REG 0x188
|
|
|
+#define DSAF_SUB_SC_HILINK3_CRG_CTRL3_REG 0x18C
|
|
|
+#define DSAF_SUB_SC_HILINK4_CRG_CTRL0_REG 0x190
|
|
|
+#define DSAF_SUB_SC_HILINK4_CRG_CTRL1_REG 0x194
|
|
|
+#define DSAF_SUB_SC_DSAF_CLK_EN_REG 0x300
|
|
|
+#define DSAF_SUB_SC_DSAF_CLK_DIS_REG 0x304
|
|
|
+#define DSAF_SUB_SC_NT_CLK_EN_REG 0x308
|
|
|
+#define DSAF_SUB_SC_NT_CLK_DIS_REG 0x30C
|
|
|
+#define DSAF_SUB_SC_XGE_CLK_EN_REG 0x310
|
|
|
+#define DSAF_SUB_SC_XGE_CLK_DIS_REG 0x314
|
|
|
+#define DSAF_SUB_SC_GE_CLK_EN_REG 0x318
|
|
|
+#define DSAF_SUB_SC_GE_CLK_DIS_REG 0x31C
|
|
|
+#define DSAF_SUB_SC_PPE_CLK_EN_REG 0x320
|
|
|
+#define DSAF_SUB_SC_PPE_CLK_DIS_REG 0x324
|
|
|
+#define DSAF_SUB_SC_RCB_PPE_COM_CLK_EN_REG 0x350
|
|
|
+#define DSAF_SUB_SC_RCB_PPE_COM_CLK_DIS_REG 0x354
|
|
|
+#define DSAF_SUB_SC_XBAR_RESET_REQ_REG 0xA00
|
|
|
+#define DSAF_SUB_SC_XBAR_RESET_DREQ_REG 0xA04
|
|
|
+#define DSAF_SUB_SC_NT_RESET_REQ_REG 0xA08
|
|
|
+#define DSAF_SUB_SC_NT_RESET_DREQ_REG 0xA0C
|
|
|
+#define DSAF_SUB_SC_XGE_RESET_REQ_REG 0xA10
|
|
|
+#define DSAF_SUB_SC_XGE_RESET_DREQ_REG 0xA14
|
|
|
+#define DSAF_SUB_SC_GE_RESET_REQ0_REG 0xA18
|
|
|
+#define DSAF_SUB_SC_GE_RESET_DREQ0_REG 0xA1C
|
|
|
+#define DSAF_SUB_SC_GE_RESET_REQ1_REG 0xA20
|
|
|
+#define DSAF_SUB_SC_GE_RESET_DREQ1_REG 0xA24
|
|
|
+#define DSAF_SUB_SC_PPE_RESET_REQ_REG 0xA48
|
|
|
+#define DSAF_SUB_SC_PPE_RESET_DREQ_REG 0xA4C
|
|
|
+#define DSAF_SUB_SC_RCB_PPE_COM_RESET_REQ_REG 0xA88
|
|
|
+#define DSAF_SUB_SC_RCB_PPE_COM_RESET_DREQ_REG 0xA8C
|
|
|
+#define DSAF_SUB_SC_LIGHT_MODULE_DETECT_EN_REG 0x2060
|
|
|
+#define DSAF_SUB_SC_TCAM_MBIST_EN_REG 0x2300
|
|
|
+#define DSAF_SUB_SC_DSAF_CLK_ST_REG 0x5300
|
|
|
+#define DSAF_SUB_SC_NT_CLK_ST_REG 0x5304
|
|
|
+#define DSAF_SUB_SC_XGE_CLK_ST_REG 0x5308
|
|
|
+#define DSAF_SUB_SC_GE_CLK_ST_REG 0x530C
|
|
|
+#define DSAF_SUB_SC_PPE_CLK_ST_REG 0x5310
|
|
|
+#define DSAF_SUB_SC_ROCEE_CLK_ST_REG 0x5314
|
|
|
+#define DSAF_SUB_SC_CPU_CLK_ST_REG 0x5318
|
|
|
+#define DSAF_SUB_SC_RCB_PPE_COM_CLK_ST_REG 0x5328
|
|
|
+#define DSAF_SUB_SC_XBAR_RESET_ST_REG 0x5A00
|
|
|
+#define DSAF_SUB_SC_NT_RESET_ST_REG 0x5A04
|
|
|
+#define DSAF_SUB_SC_XGE_RESET_ST_REG 0x5A08
|
|
|
+#define DSAF_SUB_SC_GE_RESET_ST0_REG 0x5A0C
|
|
|
+#define DSAF_SUB_SC_GE_RESET_ST1_REG 0x5A10
|
|
|
+#define DSAF_SUB_SC_PPE_RESET_ST_REG 0x5A24
|
|
|
+#define DSAF_SUB_SC_RCB_PPE_COM_RESET_ST_REG 0x5A44
|
|
|
|
|
|
/*serdes offset**/
|
|
|
#define HNS_MAC_HILINK3_REG DSAF_SUB_SC_HILINK3_CRG_CTRL0_REG
|
|
@@ -317,7 +317,8 @@
|
|
|
#define PPE_CFG_TAG_GEN_REG 0x90
|
|
|
#define PPE_CFG_PARSE_TAG_REG 0x94
|
|
|
#define PPE_CFG_PRO_CHECK_EN_REG 0x98
|
|
|
-#define PPEV2_CFG_TSO_EN_REG 0xA0
|
|
|
+#define PPEV2_CFG_TSO_EN_REG 0xA0
|
|
|
+#define PPEV2_VLAN_STRIP_EN_REG 0xAC
|
|
|
#define PPE_INTEN_REG 0x100
|
|
|
#define PPE_RINT_REG 0x104
|
|
|
#define PPE_INTSTS_REG 0x108
|