Browse Source

ARM: dts: OMAP5/DRA7: use omap5-mpu-dpll-clock capable of dealing with higher frequencies

OMAP5432, DRA75x and DRA72x have MPU DPLLs that need Duty Cycle
Correction(DCC) to operate safely at frequencies >= 1.4GHz.

Switch to "ti,omap5-mpu-dpll-clock" compatible property which provides
this support.

Signed-off-by: Nishanth Menon <nm@ti.com>
Signed-off-by: Tero Kristo <t-kristo@ti.com>
Nishanth Menon 11 years ago
parent
commit
7e14807000
2 changed files with 2 additions and 2 deletions
  1. 1 1
      arch/arm/boot/dts/dra7xx-clocks.dtsi
  2. 1 1
      arch/arm/boot/dts/omap54xx-clocks.dtsi

+ 1 - 1
arch/arm/boot/dts/dra7xx-clocks.dtsi

@@ -277,7 +277,7 @@
 
 
 	dpll_mpu_ck: dpll_mpu_ck {
 	dpll_mpu_ck: dpll_mpu_ck {
 		#clock-cells = <0>;
 		#clock-cells = <0>;
-		compatible = "ti,omap4-dpll-clock";
+		compatible = "ti,omap5-mpu-dpll-clock";
 		clocks = <&sys_clkin1>, <&mpu_dpll_hs_clk_div>;
 		clocks = <&sys_clkin1>, <&mpu_dpll_hs_clk_div>;
 		reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
 		reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
 	};
 	};

+ 1 - 1
arch/arm/boot/dts/omap54xx-clocks.dtsi

@@ -362,7 +362,7 @@
 
 
 	dpll_mpu_ck: dpll_mpu_ck {
 	dpll_mpu_ck: dpll_mpu_ck {
 		#clock-cells = <0>;
 		#clock-cells = <0>;
-		compatible = "ti,omap4-dpll-clock";
+		compatible = "ti,omap5-mpu-dpll-clock";
 		clocks = <&sys_clkin>, <&mpu_dpll_hs_clk_div>;
 		clocks = <&sys_clkin>, <&mpu_dpll_hs_clk_div>;
 		reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
 		reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
 	};
 	};