|
@@ -141,7 +141,7 @@ struct byt_gpio_pin_context {
|
|
struct byt_gpio {
|
|
struct byt_gpio {
|
|
struct gpio_chip chip;
|
|
struct gpio_chip chip;
|
|
struct platform_device *pdev;
|
|
struct platform_device *pdev;
|
|
- spinlock_t lock;
|
|
|
|
|
|
+ raw_spinlock_t lock;
|
|
void __iomem *reg_base;
|
|
void __iomem *reg_base;
|
|
struct pinctrl_gpio_range *range;
|
|
struct pinctrl_gpio_range *range;
|
|
struct byt_gpio_pin_context *saved_context;
|
|
struct byt_gpio_pin_context *saved_context;
|
|
@@ -169,11 +169,11 @@ static void byt_gpio_clear_triggering(struct byt_gpio *vg, unsigned offset)
|
|
unsigned long flags;
|
|
unsigned long flags;
|
|
u32 value;
|
|
u32 value;
|
|
|
|
|
|
- spin_lock_irqsave(&vg->lock, flags);
|
|
|
|
|
|
+ raw_spin_lock_irqsave(&vg->lock, flags);
|
|
value = readl(reg);
|
|
value = readl(reg);
|
|
value &= ~(BYT_TRIG_POS | BYT_TRIG_NEG | BYT_TRIG_LVL);
|
|
value &= ~(BYT_TRIG_POS | BYT_TRIG_NEG | BYT_TRIG_LVL);
|
|
writel(value, reg);
|
|
writel(value, reg);
|
|
- spin_unlock_irqrestore(&vg->lock, flags);
|
|
|
|
|
|
+ raw_spin_unlock_irqrestore(&vg->lock, flags);
|
|
}
|
|
}
|
|
|
|
|
|
static u32 byt_get_gpio_mux(struct byt_gpio *vg, unsigned offset)
|
|
static u32 byt_get_gpio_mux(struct byt_gpio *vg, unsigned offset)
|
|
@@ -198,7 +198,7 @@ static int byt_gpio_request(struct gpio_chip *chip, unsigned offset)
|
|
u32 value, gpio_mux;
|
|
u32 value, gpio_mux;
|
|
unsigned long flags;
|
|
unsigned long flags;
|
|
|
|
|
|
- spin_lock_irqsave(&vg->lock, flags);
|
|
|
|
|
|
+ raw_spin_lock_irqsave(&vg->lock, flags);
|
|
|
|
|
|
/*
|
|
/*
|
|
* In most cases, func pin mux 000 means GPIO function.
|
|
* In most cases, func pin mux 000 means GPIO function.
|
|
@@ -220,7 +220,7 @@ static int byt_gpio_request(struct gpio_chip *chip, unsigned offset)
|
|
"pin %u forcibly re-configured as GPIO\n", offset);
|
|
"pin %u forcibly re-configured as GPIO\n", offset);
|
|
}
|
|
}
|
|
|
|
|
|
- spin_unlock_irqrestore(&vg->lock, flags);
|
|
|
|
|
|
+ raw_spin_unlock_irqrestore(&vg->lock, flags);
|
|
|
|
|
|
pm_runtime_get(&vg->pdev->dev);
|
|
pm_runtime_get(&vg->pdev->dev);
|
|
|
|
|
|
@@ -246,7 +246,7 @@ static int byt_irq_type(struct irq_data *d, unsigned type)
|
|
if (offset >= vg->chip.ngpio)
|
|
if (offset >= vg->chip.ngpio)
|
|
return -EINVAL;
|
|
return -EINVAL;
|
|
|
|
|
|
- spin_lock_irqsave(&vg->lock, flags);
|
|
|
|
|
|
+ raw_spin_lock_irqsave(&vg->lock, flags);
|
|
value = readl(reg);
|
|
value = readl(reg);
|
|
|
|
|
|
WARN(value & BYT_DIRECT_IRQ_EN,
|
|
WARN(value & BYT_DIRECT_IRQ_EN,
|
|
@@ -265,7 +265,7 @@ static int byt_irq_type(struct irq_data *d, unsigned type)
|
|
else if (type & IRQ_TYPE_LEVEL_MASK)
|
|
else if (type & IRQ_TYPE_LEVEL_MASK)
|
|
irq_set_handler_locked(d, handle_level_irq);
|
|
irq_set_handler_locked(d, handle_level_irq);
|
|
|
|
|
|
- spin_unlock_irqrestore(&vg->lock, flags);
|
|
|
|
|
|
+ raw_spin_unlock_irqrestore(&vg->lock, flags);
|
|
|
|
|
|
return 0;
|
|
return 0;
|
|
}
|
|
}
|
|
@@ -277,9 +277,9 @@ static int byt_gpio_get(struct gpio_chip *chip, unsigned offset)
|
|
unsigned long flags;
|
|
unsigned long flags;
|
|
u32 val;
|
|
u32 val;
|
|
|
|
|
|
- spin_lock_irqsave(&vg->lock, flags);
|
|
|
|
|
|
+ raw_spin_lock_irqsave(&vg->lock, flags);
|
|
val = readl(reg);
|
|
val = readl(reg);
|
|
- spin_unlock_irqrestore(&vg->lock, flags);
|
|
|
|
|
|
+ raw_spin_unlock_irqrestore(&vg->lock, flags);
|
|
|
|
|
|
return val & BYT_LEVEL;
|
|
return val & BYT_LEVEL;
|
|
}
|
|
}
|
|
@@ -291,7 +291,7 @@ static void byt_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
|
|
unsigned long flags;
|
|
unsigned long flags;
|
|
u32 old_val;
|
|
u32 old_val;
|
|
|
|
|
|
- spin_lock_irqsave(&vg->lock, flags);
|
|
|
|
|
|
+ raw_spin_lock_irqsave(&vg->lock, flags);
|
|
|
|
|
|
old_val = readl(reg);
|
|
old_val = readl(reg);
|
|
|
|
|
|
@@ -300,7 +300,7 @@ static void byt_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
|
|
else
|
|
else
|
|
writel(old_val & ~BYT_LEVEL, reg);
|
|
writel(old_val & ~BYT_LEVEL, reg);
|
|
|
|
|
|
- spin_unlock_irqrestore(&vg->lock, flags);
|
|
|
|
|
|
+ raw_spin_unlock_irqrestore(&vg->lock, flags);
|
|
}
|
|
}
|
|
|
|
|
|
static int byt_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
|
|
static int byt_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
|
|
@@ -310,13 +310,13 @@ static int byt_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
|
|
unsigned long flags;
|
|
unsigned long flags;
|
|
u32 value;
|
|
u32 value;
|
|
|
|
|
|
- spin_lock_irqsave(&vg->lock, flags);
|
|
|
|
|
|
+ raw_spin_lock_irqsave(&vg->lock, flags);
|
|
|
|
|
|
value = readl(reg) | BYT_DIR_MASK;
|
|
value = readl(reg) | BYT_DIR_MASK;
|
|
value &= ~BYT_INPUT_EN; /* active low */
|
|
value &= ~BYT_INPUT_EN; /* active low */
|
|
writel(value, reg);
|
|
writel(value, reg);
|
|
|
|
|
|
- spin_unlock_irqrestore(&vg->lock, flags);
|
|
|
|
|
|
+ raw_spin_unlock_irqrestore(&vg->lock, flags);
|
|
|
|
|
|
return 0;
|
|
return 0;
|
|
}
|
|
}
|
|
@@ -330,7 +330,7 @@ static int byt_gpio_direction_output(struct gpio_chip *chip,
|
|
unsigned long flags;
|
|
unsigned long flags;
|
|
u32 reg_val;
|
|
u32 reg_val;
|
|
|
|
|
|
- spin_lock_irqsave(&vg->lock, flags);
|
|
|
|
|
|
+ raw_spin_lock_irqsave(&vg->lock, flags);
|
|
|
|
|
|
/*
|
|
/*
|
|
* Before making any direction modifications, do a check if gpio
|
|
* Before making any direction modifications, do a check if gpio
|
|
@@ -349,7 +349,7 @@ static int byt_gpio_direction_output(struct gpio_chip *chip,
|
|
else
|
|
else
|
|
writel(reg_val & ~BYT_LEVEL, reg);
|
|
writel(reg_val & ~BYT_LEVEL, reg);
|
|
|
|
|
|
- spin_unlock_irqrestore(&vg->lock, flags);
|
|
|
|
|
|
+ raw_spin_unlock_irqrestore(&vg->lock, flags);
|
|
|
|
|
|
return 0;
|
|
return 0;
|
|
}
|
|
}
|
|
@@ -358,18 +358,19 @@ static void byt_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
|
|
{
|
|
{
|
|
struct byt_gpio *vg = to_byt_gpio(chip);
|
|
struct byt_gpio *vg = to_byt_gpio(chip);
|
|
int i;
|
|
int i;
|
|
- unsigned long flags;
|
|
|
|
u32 conf0, val, offs;
|
|
u32 conf0, val, offs;
|
|
|
|
|
|
- spin_lock_irqsave(&vg->lock, flags);
|
|
|
|
-
|
|
|
|
for (i = 0; i < vg->chip.ngpio; i++) {
|
|
for (i = 0; i < vg->chip.ngpio; i++) {
|
|
const char *pull_str = NULL;
|
|
const char *pull_str = NULL;
|
|
const char *pull = NULL;
|
|
const char *pull = NULL;
|
|
|
|
+ unsigned long flags;
|
|
const char *label;
|
|
const char *label;
|
|
offs = vg->range->pins[i] * 16;
|
|
offs = vg->range->pins[i] * 16;
|
|
|
|
+
|
|
|
|
+ raw_spin_lock_irqsave(&vg->lock, flags);
|
|
conf0 = readl(vg->reg_base + offs + BYT_CONF0_REG);
|
|
conf0 = readl(vg->reg_base + offs + BYT_CONF0_REG);
|
|
val = readl(vg->reg_base + offs + BYT_VAL_REG);
|
|
val = readl(vg->reg_base + offs + BYT_VAL_REG);
|
|
|
|
+ raw_spin_unlock_irqrestore(&vg->lock, flags);
|
|
|
|
|
|
label = gpiochip_is_requested(chip, i);
|
|
label = gpiochip_is_requested(chip, i);
|
|
if (!label)
|
|
if (!label)
|
|
@@ -422,7 +423,6 @@ static void byt_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
|
|
|
|
|
|
seq_puts(s, "\n");
|
|
seq_puts(s, "\n");
|
|
}
|
|
}
|
|
- spin_unlock_irqrestore(&vg->lock, flags);
|
|
|
|
}
|
|
}
|
|
|
|
|
|
static void byt_gpio_irq_handler(unsigned irq, struct irq_desc *desc)
|
|
static void byt_gpio_irq_handler(unsigned irq, struct irq_desc *desc)
|
|
@@ -454,10 +454,10 @@ static void byt_irq_ack(struct irq_data *d)
|
|
unsigned offset = irqd_to_hwirq(d);
|
|
unsigned offset = irqd_to_hwirq(d);
|
|
void __iomem *reg;
|
|
void __iomem *reg;
|
|
|
|
|
|
- spin_lock(&vg->lock);
|
|
|
|
|
|
+ raw_spin_lock(&vg->lock);
|
|
reg = byt_gpio_reg(&vg->chip, offset, BYT_INT_STAT_REG);
|
|
reg = byt_gpio_reg(&vg->chip, offset, BYT_INT_STAT_REG);
|
|
writel(BIT(offset % 32), reg);
|
|
writel(BIT(offset % 32), reg);
|
|
- spin_unlock(&vg->lock);
|
|
|
|
|
|
+ raw_spin_unlock(&vg->lock);
|
|
}
|
|
}
|
|
|
|
|
|
static void byt_irq_unmask(struct irq_data *d)
|
|
static void byt_irq_unmask(struct irq_data *d)
|
|
@@ -469,9 +469,9 @@ static void byt_irq_unmask(struct irq_data *d)
|
|
void __iomem *reg;
|
|
void __iomem *reg;
|
|
u32 value;
|
|
u32 value;
|
|
|
|
|
|
- spin_lock_irqsave(&vg->lock, flags);
|
|
|
|
-
|
|
|
|
reg = byt_gpio_reg(&vg->chip, offset, BYT_CONF0_REG);
|
|
reg = byt_gpio_reg(&vg->chip, offset, BYT_CONF0_REG);
|
|
|
|
+
|
|
|
|
+ raw_spin_lock_irqsave(&vg->lock, flags);
|
|
value = readl(reg);
|
|
value = readl(reg);
|
|
|
|
|
|
switch (irqd_get_trigger_type(d)) {
|
|
switch (irqd_get_trigger_type(d)) {
|
|
@@ -492,7 +492,7 @@ static void byt_irq_unmask(struct irq_data *d)
|
|
|
|
|
|
writel(value, reg);
|
|
writel(value, reg);
|
|
|
|
|
|
- spin_unlock_irqrestore(&vg->lock, flags);
|
|
|
|
|
|
+ raw_spin_unlock_irqrestore(&vg->lock, flags);
|
|
}
|
|
}
|
|
|
|
|
|
static void byt_irq_mask(struct irq_data *d)
|
|
static void byt_irq_mask(struct irq_data *d)
|
|
@@ -584,7 +584,7 @@ static int byt_gpio_probe(struct platform_device *pdev)
|
|
if (IS_ERR(vg->reg_base))
|
|
if (IS_ERR(vg->reg_base))
|
|
return PTR_ERR(vg->reg_base);
|
|
return PTR_ERR(vg->reg_base);
|
|
|
|
|
|
- spin_lock_init(&vg->lock);
|
|
|
|
|
|
+ raw_spin_lock_init(&vg->lock);
|
|
|
|
|
|
gc = &vg->chip;
|
|
gc = &vg->chip;
|
|
gc->label = dev_name(&pdev->dev);
|
|
gc->label = dev_name(&pdev->dev);
|