|
@@ -113,9 +113,12 @@ static u64 precise_store_data_hsw(struct perf_event *event, u64 status)
|
|
|
union perf_mem_data_src dse;
|
|
|
u64 cfg = event->hw.config & INTEL_ARCH_EVENT_MASK;
|
|
|
|
|
|
- dse.val = 0;
|
|
|
- dse.mem_op = PERF_MEM_OP_NA;
|
|
|
- dse.mem_lvl = PERF_MEM_LVL_NA;
|
|
|
+ dse.val = PERF_MEM_NA;
|
|
|
+
|
|
|
+ if (event->hw.flags & PERF_X86_EVENT_PEBS_ST_HSW)
|
|
|
+ dse.mem_op = PERF_MEM_OP_STORE;
|
|
|
+ else if (event->hw.flags & PERF_X86_EVENT_PEBS_LD_HSW)
|
|
|
+ dse.mem_op = PERF_MEM_OP_LOAD;
|
|
|
|
|
|
/*
|
|
|
* L1 info only valid for following events:
|
|
@@ -126,7 +129,7 @@ static u64 precise_store_data_hsw(struct perf_event *event, u64 status)
|
|
|
* MEM_UOPS_RETIRED.ALL_STORES
|
|
|
*/
|
|
|
if (cfg != 0x12d0 && cfg != 0x22d0 && cfg != 0x42d0 && cfg != 0x82d0)
|
|
|
- return dse.mem_lvl;
|
|
|
+ return dse.val;
|
|
|
|
|
|
if (status & 1)
|
|
|
dse.mem_lvl = PERF_MEM_LVL_L1 | PERF_MEM_LVL_HIT;
|