|
@@ -3038,6 +3038,58 @@ void gen6_set_rps(struct drm_device *dev, u8 val)
|
|
|
trace_intel_gpu_freq_change(val * 50);
|
|
|
}
|
|
|
|
|
|
+/* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
|
|
|
+ *
|
|
|
+ * * If Gfx is Idle, then
|
|
|
+ * 1. Mask Turbo interrupts
|
|
|
+ * 2. Bring up Gfx clock
|
|
|
+ * 3. Change the freq to Rpn and wait till P-Unit updates freq
|
|
|
+ * 4. Clear the Force GFX CLK ON bit so that Gfx can down
|
|
|
+ * 5. Unmask Turbo interrupts
|
|
|
+*/
|
|
|
+static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
|
|
|
+{
|
|
|
+ /*
|
|
|
+ * When we are idle. Drop to min voltage state.
|
|
|
+ */
|
|
|
+
|
|
|
+ if (dev_priv->rps.cur_delay <= dev_priv->rps.min_delay)
|
|
|
+ return;
|
|
|
+
|
|
|
+ /* Mask turbo interrupt so that they will not come in between */
|
|
|
+ I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
|
|
|
+
|
|
|
+ /* Bring up the Gfx clock */
|
|
|
+ I915_WRITE(VLV_GTLC_SURVIVABILITY_REG,
|
|
|
+ I915_READ(VLV_GTLC_SURVIVABILITY_REG) |
|
|
|
+ VLV_GFX_CLK_FORCE_ON_BIT);
|
|
|
+
|
|
|
+ if (wait_for(((VLV_GFX_CLK_STATUS_BIT &
|
|
|
+ I915_READ(VLV_GTLC_SURVIVABILITY_REG)) != 0), 5)) {
|
|
|
+ DRM_ERROR("GFX_CLK_ON request timed out\n");
|
|
|
+ return;
|
|
|
+ }
|
|
|
+
|
|
|
+ dev_priv->rps.cur_delay = dev_priv->rps.min_delay;
|
|
|
+
|
|
|
+ vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
|
|
|
+ dev_priv->rps.min_delay);
|
|
|
+
|
|
|
+ if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
|
|
|
+ & GENFREQSTATUS) == 0, 5))
|
|
|
+ DRM_ERROR("timed out waiting for Punit\n");
|
|
|
+
|
|
|
+ /* Release the Gfx clock */
|
|
|
+ I915_WRITE(VLV_GTLC_SURVIVABILITY_REG,
|
|
|
+ I915_READ(VLV_GTLC_SURVIVABILITY_REG) &
|
|
|
+ ~VLV_GFX_CLK_FORCE_ON_BIT);
|
|
|
+
|
|
|
+ /* Unmask Up interrupts */
|
|
|
+ dev_priv->rps.rp_up_masked = true;
|
|
|
+ gen6_set_pm_mask(dev_priv, GEN6_PM_RP_DOWN_THRESHOLD,
|
|
|
+ dev_priv->rps.min_delay);
|
|
|
+}
|
|
|
+
|
|
|
void gen6_rps_idle(struct drm_i915_private *dev_priv)
|
|
|
{
|
|
|
struct drm_device *dev = dev_priv->dev;
|
|
@@ -3045,7 +3097,7 @@ void gen6_rps_idle(struct drm_i915_private *dev_priv)
|
|
|
mutex_lock(&dev_priv->rps.hw_lock);
|
|
|
if (dev_priv->rps.enabled) {
|
|
|
if (IS_VALLEYVIEW(dev))
|
|
|
- valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_delay);
|
|
|
+ vlv_set_rps_idle(dev_priv);
|
|
|
else
|
|
|
gen6_set_rps(dev_priv->dev, dev_priv->rps.min_delay);
|
|
|
dev_priv->rps.last_adj = 0;
|
|
@@ -4276,6 +4328,7 @@ void intel_gpu_ips_teardown(void)
|
|
|
i915_mch_dev = NULL;
|
|
|
spin_unlock_irq(&mchdev_lock);
|
|
|
}
|
|
|
+
|
|
|
static void intel_init_emon(struct drm_device *dev)
|
|
|
{
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|