|
@@ -172,6 +172,21 @@ void radeon_agp_disable(struct radeon_device *rdev)
|
|
/*
|
|
/*
|
|
* ASIC
|
|
* ASIC
|
|
*/
|
|
*/
|
|
|
|
+
|
|
|
|
+static struct radeon_asic_ring r100_gfx_ring = {
|
|
|
|
+ .ib_execute = &r100_ring_ib_execute,
|
|
|
|
+ .emit_fence = &r100_fence_ring_emit,
|
|
|
|
+ .emit_semaphore = &r100_semaphore_ring_emit,
|
|
|
|
+ .cs_parse = &r100_cs_parse,
|
|
|
|
+ .ring_start = &r100_ring_start,
|
|
|
|
+ .ring_test = &r100_ring_test,
|
|
|
|
+ .ib_test = &r100_ib_test,
|
|
|
|
+ .is_lockup = &r100_gpu_is_lockup,
|
|
|
|
+ .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
+ .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
+ .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
+};
|
|
|
|
+
|
|
static struct radeon_asic r100_asic = {
|
|
static struct radeon_asic r100_asic = {
|
|
.init = &r100_init,
|
|
.init = &r100_init,
|
|
.fini = &r100_fini,
|
|
.fini = &r100_fini,
|
|
@@ -187,19 +202,7 @@ static struct radeon_asic r100_asic = {
|
|
.set_page = &r100_pci_gart_set_page,
|
|
.set_page = &r100_pci_gart_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &r100_ring_ib_execute,
|
|
|
|
- .emit_fence = &r100_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r100_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r100_cs_parse,
|
|
|
|
- .ring_start = &r100_ring_start,
|
|
|
|
- .ring_test = &r100_ring_test,
|
|
|
|
- .ib_test = &r100_ib_test,
|
|
|
|
- .is_lockup = &r100_gpu_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &r100_irq_set,
|
|
.set = &r100_irq_set,
|
|
@@ -266,19 +269,7 @@ static struct radeon_asic r200_asic = {
|
|
.set_page = &r100_pci_gart_set_page,
|
|
.set_page = &r100_pci_gart_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &r100_ring_ib_execute,
|
|
|
|
- .emit_fence = &r100_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r100_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r100_cs_parse,
|
|
|
|
- .ring_start = &r100_ring_start,
|
|
|
|
- .ring_test = &r100_ring_test,
|
|
|
|
- .ib_test = &r100_ib_test,
|
|
|
|
- .is_lockup = &r100_gpu_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &r100_irq_set,
|
|
.set = &r100_irq_set,
|
|
@@ -330,6 +321,20 @@ static struct radeon_asic r200_asic = {
|
|
},
|
|
},
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+static struct radeon_asic_ring r300_gfx_ring = {
|
|
|
|
+ .ib_execute = &r100_ring_ib_execute,
|
|
|
|
+ .emit_fence = &r300_fence_ring_emit,
|
|
|
|
+ .emit_semaphore = &r100_semaphore_ring_emit,
|
|
|
|
+ .cs_parse = &r300_cs_parse,
|
|
|
|
+ .ring_start = &r300_ring_start,
|
|
|
|
+ .ring_test = &r100_ring_test,
|
|
|
|
+ .ib_test = &r100_ib_test,
|
|
|
|
+ .is_lockup = &r100_gpu_is_lockup,
|
|
|
|
+ .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
+ .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
+ .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
+};
|
|
|
|
+
|
|
static struct radeon_asic r300_asic = {
|
|
static struct radeon_asic r300_asic = {
|
|
.init = &r300_init,
|
|
.init = &r300_init,
|
|
.fini = &r300_fini,
|
|
.fini = &r300_fini,
|
|
@@ -345,19 +350,7 @@ static struct radeon_asic r300_asic = {
|
|
.set_page = &r100_pci_gart_set_page,
|
|
.set_page = &r100_pci_gart_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &r100_ring_ib_execute,
|
|
|
|
- .emit_fence = &r300_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r100_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r300_cs_parse,
|
|
|
|
- .ring_start = &r300_ring_start,
|
|
|
|
- .ring_test = &r100_ring_test,
|
|
|
|
- .ib_test = &r100_ib_test,
|
|
|
|
- .is_lockup = &r100_gpu_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &r100_irq_set,
|
|
.set = &r100_irq_set,
|
|
@@ -424,19 +417,7 @@ static struct radeon_asic r300_asic_pcie = {
|
|
.set_page = &rv370_pcie_gart_set_page,
|
|
.set_page = &rv370_pcie_gart_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &r100_ring_ib_execute,
|
|
|
|
- .emit_fence = &r300_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r100_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r300_cs_parse,
|
|
|
|
- .ring_start = &r300_ring_start,
|
|
|
|
- .ring_test = &r100_ring_test,
|
|
|
|
- .ib_test = &r100_ib_test,
|
|
|
|
- .is_lockup = &r100_gpu_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &r100_irq_set,
|
|
.set = &r100_irq_set,
|
|
@@ -503,19 +484,7 @@ static struct radeon_asic r420_asic = {
|
|
.set_page = &rv370_pcie_gart_set_page,
|
|
.set_page = &rv370_pcie_gart_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &r100_ring_ib_execute,
|
|
|
|
- .emit_fence = &r300_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r100_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r300_cs_parse,
|
|
|
|
- .ring_start = &r300_ring_start,
|
|
|
|
- .ring_test = &r100_ring_test,
|
|
|
|
- .ib_test = &r100_ib_test,
|
|
|
|
- .is_lockup = &r100_gpu_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &r100_irq_set,
|
|
.set = &r100_irq_set,
|
|
@@ -582,19 +551,7 @@ static struct radeon_asic rs400_asic = {
|
|
.set_page = &rs400_gart_set_page,
|
|
.set_page = &rs400_gart_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &r100_ring_ib_execute,
|
|
|
|
- .emit_fence = &r300_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r100_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r300_cs_parse,
|
|
|
|
- .ring_start = &r300_ring_start,
|
|
|
|
- .ring_test = &r100_ring_test,
|
|
|
|
- .ib_test = &r100_ib_test,
|
|
|
|
- .is_lockup = &r100_gpu_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &r100_irq_set,
|
|
.set = &r100_irq_set,
|
|
@@ -661,19 +618,7 @@ static struct radeon_asic rs600_asic = {
|
|
.set_page = &rs600_gart_set_page,
|
|
.set_page = &rs600_gart_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &r100_ring_ib_execute,
|
|
|
|
- .emit_fence = &r300_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r100_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r300_cs_parse,
|
|
|
|
- .ring_start = &r300_ring_start,
|
|
|
|
- .ring_test = &r100_ring_test,
|
|
|
|
- .ib_test = &r100_ib_test,
|
|
|
|
- .is_lockup = &r100_gpu_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &rs600_irq_set,
|
|
.set = &rs600_irq_set,
|
|
@@ -742,19 +687,7 @@ static struct radeon_asic rs690_asic = {
|
|
.set_page = &rs400_gart_set_page,
|
|
.set_page = &rs400_gart_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &r100_ring_ib_execute,
|
|
|
|
- .emit_fence = &r300_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r100_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r300_cs_parse,
|
|
|
|
- .ring_start = &r300_ring_start,
|
|
|
|
- .ring_test = &r100_ring_test,
|
|
|
|
- .ib_test = &r100_ib_test,
|
|
|
|
- .is_lockup = &r100_gpu_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &rs600_irq_set,
|
|
.set = &rs600_irq_set,
|
|
@@ -823,19 +756,7 @@ static struct radeon_asic rv515_asic = {
|
|
.set_page = &rv370_pcie_gart_set_page,
|
|
.set_page = &rv370_pcie_gart_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &r100_ring_ib_execute,
|
|
|
|
- .emit_fence = &r300_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r100_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r300_cs_parse,
|
|
|
|
- .ring_start = &rv515_ring_start,
|
|
|
|
- .ring_test = &r100_ring_test,
|
|
|
|
- .ib_test = &r100_ib_test,
|
|
|
|
- .is_lockup = &r100_gpu_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &rs600_irq_set,
|
|
.set = &rs600_irq_set,
|
|
@@ -902,19 +823,7 @@ static struct radeon_asic r520_asic = {
|
|
.set_page = &rv370_pcie_gart_set_page,
|
|
.set_page = &rv370_pcie_gart_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &r100_ring_ib_execute,
|
|
|
|
- .emit_fence = &r300_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r100_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r300_cs_parse,
|
|
|
|
- .ring_start = &rv515_ring_start,
|
|
|
|
- .ring_test = &r100_ring_test,
|
|
|
|
- .ib_test = &r100_ib_test,
|
|
|
|
- .is_lockup = &r100_gpu_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &rs600_irq_set,
|
|
.set = &rs600_irq_set,
|
|
@@ -966,6 +875,32 @@ static struct radeon_asic r520_asic = {
|
|
},
|
|
},
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+static struct radeon_asic_ring r600_gfx_ring = {
|
|
|
|
+ .ib_execute = &r600_ring_ib_execute,
|
|
|
|
+ .emit_fence = &r600_fence_ring_emit,
|
|
|
|
+ .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
+ .cs_parse = &r600_cs_parse,
|
|
|
|
+ .ring_test = &r600_ring_test,
|
|
|
|
+ .ib_test = &r600_ib_test,
|
|
|
|
+ .is_lockup = &r600_gfx_is_lockup,
|
|
|
|
+ .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
+ .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
+ .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct radeon_asic_ring r600_dma_ring = {
|
|
|
|
+ .ib_execute = &r600_dma_ring_ib_execute,
|
|
|
|
+ .emit_fence = &r600_dma_fence_ring_emit,
|
|
|
|
+ .emit_semaphore = &r600_dma_semaphore_ring_emit,
|
|
|
|
+ .cs_parse = &r600_dma_cs_parse,
|
|
|
|
+ .ring_test = &r600_dma_ring_test,
|
|
|
|
+ .ib_test = &r600_dma_ib_test,
|
|
|
|
+ .is_lockup = &r600_dma_is_lockup,
|
|
|
|
+ .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
+ .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
+ .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
+};
|
|
|
|
+
|
|
static struct radeon_asic r600_asic = {
|
|
static struct radeon_asic r600_asic = {
|
|
.init = &r600_init,
|
|
.init = &r600_init,
|
|
.fini = &r600_fini,
|
|
.fini = &r600_fini,
|
|
@@ -983,30 +918,8 @@ static struct radeon_asic r600_asic = {
|
|
.set_page = &rs600_gart_set_page,
|
|
.set_page = &rs600_gart_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &r600_ring_ib_execute,
|
|
|
|
- .emit_fence = &r600_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r600_cs_parse,
|
|
|
|
- .ring_test = &r600_ring_test,
|
|
|
|
- .ib_test = &r600_ib_test,
|
|
|
|
- .is_lockup = &r600_gfx_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_DMA_INDEX] = {
|
|
|
|
- .ib_execute = &r600_dma_ring_ib_execute,
|
|
|
|
- .emit_fence = &r600_dma_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_dma_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r600_dma_cs_parse,
|
|
|
|
- .ring_test = &r600_dma_ring_test,
|
|
|
|
- .ib_test = &r600_dma_ib_test,
|
|
|
|
- .is_lockup = &r600_dma_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
|
|
|
|
+ [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &r600_irq_set,
|
|
.set = &r600_irq_set,
|
|
@@ -1078,30 +991,8 @@ static struct radeon_asic rv6xx_asic = {
|
|
.set_page = &rs600_gart_set_page,
|
|
.set_page = &rs600_gart_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &r600_ring_ib_execute,
|
|
|
|
- .emit_fence = &r600_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r600_cs_parse,
|
|
|
|
- .ring_test = &r600_ring_test,
|
|
|
|
- .ib_test = &r600_ib_test,
|
|
|
|
- .is_lockup = &r600_gfx_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_DMA_INDEX] = {
|
|
|
|
- .ib_execute = &r600_dma_ring_ib_execute,
|
|
|
|
- .emit_fence = &r600_dma_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_dma_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r600_dma_cs_parse,
|
|
|
|
- .ring_test = &r600_dma_ring_test,
|
|
|
|
- .ib_test = &r600_dma_ib_test,
|
|
|
|
- .is_lockup = &r600_dma_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
|
|
|
|
+ [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &r600_irq_set,
|
|
.set = &r600_irq_set,
|
|
@@ -1187,30 +1078,8 @@ static struct radeon_asic rs780_asic = {
|
|
.set_page = &rs600_gart_set_page,
|
|
.set_page = &rs600_gart_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &r600_ring_ib_execute,
|
|
|
|
- .emit_fence = &r600_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r600_cs_parse,
|
|
|
|
- .ring_test = &r600_ring_test,
|
|
|
|
- .ib_test = &r600_ib_test,
|
|
|
|
- .is_lockup = &r600_gfx_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_DMA_INDEX] = {
|
|
|
|
- .ib_execute = &r600_dma_ring_ib_execute,
|
|
|
|
- .emit_fence = &r600_dma_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_dma_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r600_dma_cs_parse,
|
|
|
|
- .ring_test = &r600_dma_ring_test,
|
|
|
|
- .ib_test = &r600_dma_ib_test,
|
|
|
|
- .is_lockup = &r600_dma_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
|
|
|
|
+ [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &r600_irq_set,
|
|
.set = &r600_irq_set,
|
|
@@ -1280,6 +1149,19 @@ static struct radeon_asic rs780_asic = {
|
|
},
|
|
},
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+static struct radeon_asic_ring rv770_uvd_ring = {
|
|
|
|
+ .ib_execute = &r600_uvd_ib_execute,
|
|
|
|
+ .emit_fence = &r600_uvd_fence_emit,
|
|
|
|
+ .emit_semaphore = &r600_uvd_semaphore_emit,
|
|
|
|
+ .cs_parse = &radeon_uvd_cs_parse,
|
|
|
|
+ .ring_test = &r600_uvd_ring_test,
|
|
|
|
+ .ib_test = &r600_uvd_ib_test,
|
|
|
|
+ .is_lockup = &radeon_ring_test_lockup,
|
|
|
|
+ .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
+ .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
+ .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
+};
|
|
|
|
+
|
|
static struct radeon_asic rv770_asic = {
|
|
static struct radeon_asic rv770_asic = {
|
|
.init = &rv770_init,
|
|
.init = &rv770_init,
|
|
.fini = &rv770_fini,
|
|
.fini = &rv770_fini,
|
|
@@ -1297,42 +1179,9 @@ static struct radeon_asic rv770_asic = {
|
|
.set_page = &rs600_gart_set_page,
|
|
.set_page = &rs600_gart_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &r600_ring_ib_execute,
|
|
|
|
- .emit_fence = &r600_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r600_cs_parse,
|
|
|
|
- .ring_test = &r600_ring_test,
|
|
|
|
- .ib_test = &r600_ib_test,
|
|
|
|
- .is_lockup = &r600_gfx_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_DMA_INDEX] = {
|
|
|
|
- .ib_execute = &r600_dma_ring_ib_execute,
|
|
|
|
- .emit_fence = &r600_dma_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_dma_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &r600_dma_cs_parse,
|
|
|
|
- .ring_test = &r600_dma_ring_test,
|
|
|
|
- .ib_test = &r600_dma_ib_test,
|
|
|
|
- .is_lockup = &r600_dma_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_UVD_INDEX] = {
|
|
|
|
- .ib_execute = &r600_uvd_ib_execute,
|
|
|
|
- .emit_fence = &r600_uvd_fence_emit,
|
|
|
|
- .emit_semaphore = &r600_uvd_semaphore_emit,
|
|
|
|
- .cs_parse = &radeon_uvd_cs_parse,
|
|
|
|
- .ring_test = &r600_uvd_ring_test,
|
|
|
|
- .ib_test = &r600_uvd_ib_test,
|
|
|
|
- .is_lockup = &radeon_ring_test_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
|
|
|
|
+ [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
|
|
|
|
+ [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &r600_irq_set,
|
|
.set = &r600_irq_set,
|
|
@@ -1405,6 +1254,32 @@ static struct radeon_asic rv770_asic = {
|
|
},
|
|
},
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+static struct radeon_asic_ring evergreen_gfx_ring = {
|
|
|
|
+ .ib_execute = &evergreen_ring_ib_execute,
|
|
|
|
+ .emit_fence = &r600_fence_ring_emit,
|
|
|
|
+ .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
+ .cs_parse = &evergreen_cs_parse,
|
|
|
|
+ .ring_test = &r600_ring_test,
|
|
|
|
+ .ib_test = &r600_ib_test,
|
|
|
|
+ .is_lockup = &evergreen_gfx_is_lockup,
|
|
|
|
+ .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
+ .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
+ .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct radeon_asic_ring evergreen_dma_ring = {
|
|
|
|
+ .ib_execute = &evergreen_dma_ring_ib_execute,
|
|
|
|
+ .emit_fence = &evergreen_dma_fence_ring_emit,
|
|
|
|
+ .emit_semaphore = &r600_dma_semaphore_ring_emit,
|
|
|
|
+ .cs_parse = &evergreen_dma_cs_parse,
|
|
|
|
+ .ring_test = &r600_dma_ring_test,
|
|
|
|
+ .ib_test = &r600_dma_ib_test,
|
|
|
|
+ .is_lockup = &evergreen_dma_is_lockup,
|
|
|
|
+ .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
+ .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
+ .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
+};
|
|
|
|
+
|
|
static struct radeon_asic evergreen_asic = {
|
|
static struct radeon_asic evergreen_asic = {
|
|
.init = &evergreen_init,
|
|
.init = &evergreen_init,
|
|
.fini = &evergreen_fini,
|
|
.fini = &evergreen_fini,
|
|
@@ -1422,42 +1297,9 @@ static struct radeon_asic evergreen_asic = {
|
|
.set_page = &rs600_gart_set_page,
|
|
.set_page = &rs600_gart_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &evergreen_ring_ib_execute,
|
|
|
|
- .emit_fence = &r600_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &evergreen_cs_parse,
|
|
|
|
- .ring_test = &r600_ring_test,
|
|
|
|
- .ib_test = &r600_ib_test,
|
|
|
|
- .is_lockup = &evergreen_gfx_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_DMA_INDEX] = {
|
|
|
|
- .ib_execute = &evergreen_dma_ring_ib_execute,
|
|
|
|
- .emit_fence = &evergreen_dma_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_dma_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &evergreen_dma_cs_parse,
|
|
|
|
- .ring_test = &r600_dma_ring_test,
|
|
|
|
- .ib_test = &r600_dma_ib_test,
|
|
|
|
- .is_lockup = &evergreen_dma_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_UVD_INDEX] = {
|
|
|
|
- .ib_execute = &r600_uvd_ib_execute,
|
|
|
|
- .emit_fence = &r600_uvd_fence_emit,
|
|
|
|
- .emit_semaphore = &r600_uvd_semaphore_emit,
|
|
|
|
- .cs_parse = &radeon_uvd_cs_parse,
|
|
|
|
- .ring_test = &r600_uvd_ring_test,
|
|
|
|
- .ib_test = &r600_uvd_ib_test,
|
|
|
|
- .is_lockup = &radeon_ring_test_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
|
|
|
|
+ [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
|
|
|
|
+ [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &evergreen_irq_set,
|
|
.set = &evergreen_irq_set,
|
|
@@ -1547,42 +1389,9 @@ static struct radeon_asic sumo_asic = {
|
|
.set_page = &rs600_gart_set_page,
|
|
.set_page = &rs600_gart_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &evergreen_ring_ib_execute,
|
|
|
|
- .emit_fence = &r600_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &evergreen_cs_parse,
|
|
|
|
- .ring_test = &r600_ring_test,
|
|
|
|
- .ib_test = &r600_ib_test,
|
|
|
|
- .is_lockup = &evergreen_gfx_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_DMA_INDEX] = {
|
|
|
|
- .ib_execute = &evergreen_dma_ring_ib_execute,
|
|
|
|
- .emit_fence = &evergreen_dma_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_dma_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &evergreen_dma_cs_parse,
|
|
|
|
- .ring_test = &r600_dma_ring_test,
|
|
|
|
- .ib_test = &r600_dma_ib_test,
|
|
|
|
- .is_lockup = &evergreen_dma_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_UVD_INDEX] = {
|
|
|
|
- .ib_execute = &r600_uvd_ib_execute,
|
|
|
|
- .emit_fence = &r600_uvd_fence_emit,
|
|
|
|
- .emit_semaphore = &r600_uvd_semaphore_emit,
|
|
|
|
- .cs_parse = &radeon_uvd_cs_parse,
|
|
|
|
- .ring_test = &r600_uvd_ring_test,
|
|
|
|
- .ib_test = &r600_uvd_ib_test,
|
|
|
|
- .is_lockup = &radeon_ring_test_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
|
|
|
|
+ [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
|
|
|
|
+ [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &evergreen_irq_set,
|
|
.set = &evergreen_irq_set,
|
|
@@ -1671,42 +1480,9 @@ static struct radeon_asic btc_asic = {
|
|
.set_page = &rs600_gart_set_page,
|
|
.set_page = &rs600_gart_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &evergreen_ring_ib_execute,
|
|
|
|
- .emit_fence = &r600_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &evergreen_cs_parse,
|
|
|
|
- .ring_test = &r600_ring_test,
|
|
|
|
- .ib_test = &r600_ib_test,
|
|
|
|
- .is_lockup = &evergreen_gfx_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_DMA_INDEX] = {
|
|
|
|
- .ib_execute = &evergreen_dma_ring_ib_execute,
|
|
|
|
- .emit_fence = &evergreen_dma_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_dma_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &evergreen_dma_cs_parse,
|
|
|
|
- .ring_test = &r600_dma_ring_test,
|
|
|
|
- .ib_test = &r600_dma_ib_test,
|
|
|
|
- .is_lockup = &evergreen_dma_is_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_UVD_INDEX] = {
|
|
|
|
- .ib_execute = &r600_uvd_ib_execute,
|
|
|
|
- .emit_fence = &r600_uvd_fence_emit,
|
|
|
|
- .emit_semaphore = &r600_uvd_semaphore_emit,
|
|
|
|
- .cs_parse = &radeon_uvd_cs_parse,
|
|
|
|
- .ring_test = &r600_uvd_ring_test,
|
|
|
|
- .ib_test = &r600_uvd_ib_test,
|
|
|
|
- .is_lockup = &radeon_ring_test_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
|
|
|
|
+ [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
|
|
|
|
+ [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &evergreen_irq_set,
|
|
.set = &evergreen_irq_set,
|
|
@@ -1779,6 +1555,49 @@ static struct radeon_asic btc_asic = {
|
|
},
|
|
},
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+static struct radeon_asic_ring cayman_gfx_ring = {
|
|
|
|
+ .ib_execute = &cayman_ring_ib_execute,
|
|
|
|
+ .ib_parse = &evergreen_ib_parse,
|
|
|
|
+ .emit_fence = &cayman_fence_ring_emit,
|
|
|
|
+ .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
+ .cs_parse = &evergreen_cs_parse,
|
|
|
|
+ .ring_test = &r600_ring_test,
|
|
|
|
+ .ib_test = &r600_ib_test,
|
|
|
|
+ .is_lockup = &cayman_gfx_is_lockup,
|
|
|
|
+ .vm_flush = &cayman_vm_flush,
|
|
|
|
+ .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
+ .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
+ .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct radeon_asic_ring cayman_dma_ring = {
|
|
|
|
+ .ib_execute = &cayman_dma_ring_ib_execute,
|
|
|
|
+ .ib_parse = &evergreen_dma_ib_parse,
|
|
|
|
+ .emit_fence = &evergreen_dma_fence_ring_emit,
|
|
|
|
+ .emit_semaphore = &r600_dma_semaphore_ring_emit,
|
|
|
|
+ .cs_parse = &evergreen_dma_cs_parse,
|
|
|
|
+ .ring_test = &r600_dma_ring_test,
|
|
|
|
+ .ib_test = &r600_dma_ib_test,
|
|
|
|
+ .is_lockup = &cayman_dma_is_lockup,
|
|
|
|
+ .vm_flush = &cayman_dma_vm_flush,
|
|
|
|
+ .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
+ .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
+ .set_wptr = &radeon_ring_generic_set_wptr
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct radeon_asic_ring cayman_uvd_ring = {
|
|
|
|
+ .ib_execute = &r600_uvd_ib_execute,
|
|
|
|
+ .emit_fence = &r600_uvd_fence_emit,
|
|
|
|
+ .emit_semaphore = &cayman_uvd_semaphore_emit,
|
|
|
|
+ .cs_parse = &radeon_uvd_cs_parse,
|
|
|
|
+ .ring_test = &r600_uvd_ring_test,
|
|
|
|
+ .ib_test = &r600_uvd_ib_test,
|
|
|
|
+ .is_lockup = &radeon_ring_test_lockup,
|
|
|
|
+ .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
+ .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
+ .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
+};
|
|
|
|
+
|
|
static struct radeon_asic cayman_asic = {
|
|
static struct radeon_asic cayman_asic = {
|
|
.init = &cayman_init,
|
|
.init = &cayman_init,
|
|
.fini = &cayman_fini,
|
|
.fini = &cayman_fini,
|
|
@@ -1802,88 +1621,12 @@ static struct radeon_asic cayman_asic = {
|
|
.set_page = &cayman_vm_set_page,
|
|
.set_page = &cayman_vm_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &cayman_ring_ib_execute,
|
|
|
|
- .ib_parse = &evergreen_ib_parse,
|
|
|
|
- .emit_fence = &cayman_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &evergreen_cs_parse,
|
|
|
|
- .ring_test = &r600_ring_test,
|
|
|
|
- .ib_test = &r600_ib_test,
|
|
|
|
- .is_lockup = &cayman_gfx_is_lockup,
|
|
|
|
- .vm_flush = &cayman_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [CAYMAN_RING_TYPE_CP1_INDEX] = {
|
|
|
|
- .ib_execute = &cayman_ring_ib_execute,
|
|
|
|
- .ib_parse = &evergreen_ib_parse,
|
|
|
|
- .emit_fence = &cayman_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &evergreen_cs_parse,
|
|
|
|
- .ring_test = &r600_ring_test,
|
|
|
|
- .ib_test = &r600_ib_test,
|
|
|
|
- .is_lockup = &cayman_gfx_is_lockup,
|
|
|
|
- .vm_flush = &cayman_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [CAYMAN_RING_TYPE_CP2_INDEX] = {
|
|
|
|
- .ib_execute = &cayman_ring_ib_execute,
|
|
|
|
- .ib_parse = &evergreen_ib_parse,
|
|
|
|
- .emit_fence = &cayman_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &evergreen_cs_parse,
|
|
|
|
- .ring_test = &r600_ring_test,
|
|
|
|
- .ib_test = &r600_ib_test,
|
|
|
|
- .is_lockup = &cayman_gfx_is_lockup,
|
|
|
|
- .vm_flush = &cayman_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_DMA_INDEX] = {
|
|
|
|
- .ib_execute = &cayman_dma_ring_ib_execute,
|
|
|
|
- .ib_parse = &evergreen_dma_ib_parse,
|
|
|
|
- .emit_fence = &evergreen_dma_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_dma_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &evergreen_dma_cs_parse,
|
|
|
|
- .ring_test = &r600_dma_ring_test,
|
|
|
|
- .ib_test = &r600_dma_ib_test,
|
|
|
|
- .is_lockup = &cayman_dma_is_lockup,
|
|
|
|
- .vm_flush = &cayman_dma_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [CAYMAN_RING_TYPE_DMA1_INDEX] = {
|
|
|
|
- .ib_execute = &cayman_dma_ring_ib_execute,
|
|
|
|
- .ib_parse = &evergreen_dma_ib_parse,
|
|
|
|
- .emit_fence = &evergreen_dma_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_dma_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &evergreen_dma_cs_parse,
|
|
|
|
- .ring_test = &r600_dma_ring_test,
|
|
|
|
- .ib_test = &r600_dma_ib_test,
|
|
|
|
- .is_lockup = &cayman_dma_is_lockup,
|
|
|
|
- .vm_flush = &cayman_dma_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_UVD_INDEX] = {
|
|
|
|
- .ib_execute = &r600_uvd_ib_execute,
|
|
|
|
- .emit_fence = &r600_uvd_fence_emit,
|
|
|
|
- .emit_semaphore = &cayman_uvd_semaphore_emit,
|
|
|
|
- .cs_parse = &radeon_uvd_cs_parse,
|
|
|
|
- .ring_test = &r600_uvd_ring_test,
|
|
|
|
- .ib_test = &r600_uvd_ib_test,
|
|
|
|
- .is_lockup = &radeon_ring_test_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
|
|
|
|
+ [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
|
|
|
|
+ [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
|
|
|
|
+ [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
|
|
|
|
+ [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
|
|
|
|
+ [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &evergreen_irq_set,
|
|
.set = &evergreen_irq_set,
|
|
@@ -1979,88 +1722,12 @@ static struct radeon_asic trinity_asic = {
|
|
.set_page = &cayman_vm_set_page,
|
|
.set_page = &cayman_vm_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &cayman_ring_ib_execute,
|
|
|
|
- .ib_parse = &evergreen_ib_parse,
|
|
|
|
- .emit_fence = &cayman_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &evergreen_cs_parse,
|
|
|
|
- .ring_test = &r600_ring_test,
|
|
|
|
- .ib_test = &r600_ib_test,
|
|
|
|
- .is_lockup = &cayman_gfx_is_lockup,
|
|
|
|
- .vm_flush = &cayman_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [CAYMAN_RING_TYPE_CP1_INDEX] = {
|
|
|
|
- .ib_execute = &cayman_ring_ib_execute,
|
|
|
|
- .ib_parse = &evergreen_ib_parse,
|
|
|
|
- .emit_fence = &cayman_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &evergreen_cs_parse,
|
|
|
|
- .ring_test = &r600_ring_test,
|
|
|
|
- .ib_test = &r600_ib_test,
|
|
|
|
- .is_lockup = &cayman_gfx_is_lockup,
|
|
|
|
- .vm_flush = &cayman_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [CAYMAN_RING_TYPE_CP2_INDEX] = {
|
|
|
|
- .ib_execute = &cayman_ring_ib_execute,
|
|
|
|
- .ib_parse = &evergreen_ib_parse,
|
|
|
|
- .emit_fence = &cayman_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &evergreen_cs_parse,
|
|
|
|
- .ring_test = &r600_ring_test,
|
|
|
|
- .ib_test = &r600_ib_test,
|
|
|
|
- .is_lockup = &cayman_gfx_is_lockup,
|
|
|
|
- .vm_flush = &cayman_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_DMA_INDEX] = {
|
|
|
|
- .ib_execute = &cayman_dma_ring_ib_execute,
|
|
|
|
- .ib_parse = &evergreen_dma_ib_parse,
|
|
|
|
- .emit_fence = &evergreen_dma_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_dma_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &evergreen_dma_cs_parse,
|
|
|
|
- .ring_test = &r600_dma_ring_test,
|
|
|
|
- .ib_test = &r600_dma_ib_test,
|
|
|
|
- .is_lockup = &cayman_dma_is_lockup,
|
|
|
|
- .vm_flush = &cayman_dma_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [CAYMAN_RING_TYPE_DMA1_INDEX] = {
|
|
|
|
- .ib_execute = &cayman_dma_ring_ib_execute,
|
|
|
|
- .ib_parse = &evergreen_dma_ib_parse,
|
|
|
|
- .emit_fence = &evergreen_dma_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_dma_semaphore_ring_emit,
|
|
|
|
- .cs_parse = &evergreen_dma_cs_parse,
|
|
|
|
- .ring_test = &r600_dma_ring_test,
|
|
|
|
- .ib_test = &r600_dma_ib_test,
|
|
|
|
- .is_lockup = &cayman_dma_is_lockup,
|
|
|
|
- .vm_flush = &cayman_dma_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_UVD_INDEX] = {
|
|
|
|
- .ib_execute = &r600_uvd_ib_execute,
|
|
|
|
- .emit_fence = &r600_uvd_fence_emit,
|
|
|
|
- .emit_semaphore = &cayman_uvd_semaphore_emit,
|
|
|
|
- .cs_parse = &radeon_uvd_cs_parse,
|
|
|
|
- .ring_test = &r600_uvd_ring_test,
|
|
|
|
- .ib_test = &r600_uvd_ib_test,
|
|
|
|
- .is_lockup = &radeon_ring_test_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
|
|
|
|
+ [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
|
|
|
|
+ [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
|
|
|
|
+ [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
|
|
|
|
+ [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
|
|
|
|
+ [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &evergreen_irq_set,
|
|
.set = &evergreen_irq_set,
|
|
@@ -2130,6 +1797,36 @@ static struct radeon_asic trinity_asic = {
|
|
},
|
|
},
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+static struct radeon_asic_ring si_gfx_ring = {
|
|
|
|
+ .ib_execute = &si_ring_ib_execute,
|
|
|
|
+ .ib_parse = &si_ib_parse,
|
|
|
|
+ .emit_fence = &si_fence_ring_emit,
|
|
|
|
+ .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
+ .cs_parse = NULL,
|
|
|
|
+ .ring_test = &r600_ring_test,
|
|
|
|
+ .ib_test = &r600_ib_test,
|
|
|
|
+ .is_lockup = &si_gfx_is_lockup,
|
|
|
|
+ .vm_flush = &si_vm_flush,
|
|
|
|
+ .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
+ .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
+ .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct radeon_asic_ring si_dma_ring = {
|
|
|
|
+ .ib_execute = &cayman_dma_ring_ib_execute,
|
|
|
|
+ .ib_parse = &evergreen_dma_ib_parse,
|
|
|
|
+ .emit_fence = &evergreen_dma_fence_ring_emit,
|
|
|
|
+ .emit_semaphore = &r600_dma_semaphore_ring_emit,
|
|
|
|
+ .cs_parse = NULL,
|
|
|
|
+ .ring_test = &r600_dma_ring_test,
|
|
|
|
+ .ib_test = &r600_dma_ib_test,
|
|
|
|
+ .is_lockup = &si_dma_is_lockup,
|
|
|
|
+ .vm_flush = &si_dma_vm_flush,
|
|
|
|
+ .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
+ .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
+ .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
+};
|
|
|
|
+
|
|
static struct radeon_asic si_asic = {
|
|
static struct radeon_asic si_asic = {
|
|
.init = &si_init,
|
|
.init = &si_init,
|
|
.fini = &si_fini,
|
|
.fini = &si_fini,
|
|
@@ -2153,88 +1850,12 @@ static struct radeon_asic si_asic = {
|
|
.set_page = &si_vm_set_page,
|
|
.set_page = &si_vm_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &si_ring_ib_execute,
|
|
|
|
- .ib_parse = &si_ib_parse,
|
|
|
|
- .emit_fence = &si_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
- .cs_parse = NULL,
|
|
|
|
- .ring_test = &r600_ring_test,
|
|
|
|
- .ib_test = &r600_ib_test,
|
|
|
|
- .is_lockup = &si_gfx_is_lockup,
|
|
|
|
- .vm_flush = &si_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [CAYMAN_RING_TYPE_CP1_INDEX] = {
|
|
|
|
- .ib_execute = &si_ring_ib_execute,
|
|
|
|
- .ib_parse = &si_ib_parse,
|
|
|
|
- .emit_fence = &si_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
- .cs_parse = NULL,
|
|
|
|
- .ring_test = &r600_ring_test,
|
|
|
|
- .ib_test = &r600_ib_test,
|
|
|
|
- .is_lockup = &si_gfx_is_lockup,
|
|
|
|
- .vm_flush = &si_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [CAYMAN_RING_TYPE_CP2_INDEX] = {
|
|
|
|
- .ib_execute = &si_ring_ib_execute,
|
|
|
|
- .ib_parse = &si_ib_parse,
|
|
|
|
- .emit_fence = &si_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_semaphore_ring_emit,
|
|
|
|
- .cs_parse = NULL,
|
|
|
|
- .ring_test = &r600_ring_test,
|
|
|
|
- .ib_test = &r600_ib_test,
|
|
|
|
- .is_lockup = &si_gfx_is_lockup,
|
|
|
|
- .vm_flush = &si_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_DMA_INDEX] = {
|
|
|
|
- .ib_execute = &cayman_dma_ring_ib_execute,
|
|
|
|
- .ib_parse = &evergreen_dma_ib_parse,
|
|
|
|
- .emit_fence = &evergreen_dma_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_dma_semaphore_ring_emit,
|
|
|
|
- .cs_parse = NULL,
|
|
|
|
- .ring_test = &r600_dma_ring_test,
|
|
|
|
- .ib_test = &r600_dma_ib_test,
|
|
|
|
- .is_lockup = &si_dma_is_lockup,
|
|
|
|
- .vm_flush = &si_dma_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [CAYMAN_RING_TYPE_DMA1_INDEX] = {
|
|
|
|
- .ib_execute = &cayman_dma_ring_ib_execute,
|
|
|
|
- .ib_parse = &evergreen_dma_ib_parse,
|
|
|
|
- .emit_fence = &evergreen_dma_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &r600_dma_semaphore_ring_emit,
|
|
|
|
- .cs_parse = NULL,
|
|
|
|
- .ring_test = &r600_dma_ring_test,
|
|
|
|
- .ib_test = &r600_dma_ib_test,
|
|
|
|
- .is_lockup = &si_dma_is_lockup,
|
|
|
|
- .vm_flush = &si_dma_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_UVD_INDEX] = {
|
|
|
|
- .ib_execute = &r600_uvd_ib_execute,
|
|
|
|
- .emit_fence = &r600_uvd_fence_emit,
|
|
|
|
- .emit_semaphore = &cayman_uvd_semaphore_emit,
|
|
|
|
- .cs_parse = &radeon_uvd_cs_parse,
|
|
|
|
- .ring_test = &r600_uvd_ring_test,
|
|
|
|
- .ib_test = &r600_uvd_ib_test,
|
|
|
|
- .is_lockup = &radeon_ring_test_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &si_gfx_ring,
|
|
|
|
+ [CAYMAN_RING_TYPE_CP1_INDEX] = &si_gfx_ring,
|
|
|
|
+ [CAYMAN_RING_TYPE_CP2_INDEX] = &si_gfx_ring,
|
|
|
|
+ [R600_RING_TYPE_DMA_INDEX] = &si_dma_ring,
|
|
|
|
+ [CAYMAN_RING_TYPE_DMA1_INDEX] = &si_dma_ring,
|
|
|
|
+ [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &si_irq_set,
|
|
.set = &si_irq_set,
|
|
@@ -2305,6 +1926,51 @@ static struct radeon_asic si_asic = {
|
|
},
|
|
},
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+static struct radeon_asic_ring ci_gfx_ring = {
|
|
|
|
+ .ib_execute = &cik_ring_ib_execute,
|
|
|
|
+ .ib_parse = &cik_ib_parse,
|
|
|
|
+ .emit_fence = &cik_fence_gfx_ring_emit,
|
|
|
|
+ .emit_semaphore = &cik_semaphore_ring_emit,
|
|
|
|
+ .cs_parse = NULL,
|
|
|
|
+ .ring_test = &cik_ring_test,
|
|
|
|
+ .ib_test = &cik_ib_test,
|
|
|
|
+ .is_lockup = &cik_gfx_is_lockup,
|
|
|
|
+ .vm_flush = &cik_vm_flush,
|
|
|
|
+ .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
+ .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
+ .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct radeon_asic_ring ci_cp_ring = {
|
|
|
|
+ .ib_execute = &cik_ring_ib_execute,
|
|
|
|
+ .ib_parse = &cik_ib_parse,
|
|
|
|
+ .emit_fence = &cik_fence_compute_ring_emit,
|
|
|
|
+ .emit_semaphore = &cik_semaphore_ring_emit,
|
|
|
|
+ .cs_parse = NULL,
|
|
|
|
+ .ring_test = &cik_ring_test,
|
|
|
|
+ .ib_test = &cik_ib_test,
|
|
|
|
+ .is_lockup = &cik_gfx_is_lockup,
|
|
|
|
+ .vm_flush = &cik_vm_flush,
|
|
|
|
+ .get_rptr = &cik_compute_ring_get_rptr,
|
|
|
|
+ .get_wptr = &cik_compute_ring_get_wptr,
|
|
|
|
+ .set_wptr = &cik_compute_ring_set_wptr,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct radeon_asic_ring ci_dma_ring = {
|
|
|
|
+ .ib_execute = &cik_sdma_ring_ib_execute,
|
|
|
|
+ .ib_parse = &cik_ib_parse,
|
|
|
|
+ .emit_fence = &cik_sdma_fence_ring_emit,
|
|
|
|
+ .emit_semaphore = &cik_sdma_semaphore_ring_emit,
|
|
|
|
+ .cs_parse = NULL,
|
|
|
|
+ .ring_test = &cik_sdma_ring_test,
|
|
|
|
+ .ib_test = &cik_sdma_ib_test,
|
|
|
|
+ .is_lockup = &cik_sdma_is_lockup,
|
|
|
|
+ .vm_flush = &cik_dma_vm_flush,
|
|
|
|
+ .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
+ .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
+ .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
+};
|
|
|
|
+
|
|
static struct radeon_asic ci_asic = {
|
|
static struct radeon_asic ci_asic = {
|
|
.init = &cik_init,
|
|
.init = &cik_init,
|
|
.fini = &cik_fini,
|
|
.fini = &cik_fini,
|
|
@@ -2328,88 +1994,12 @@ static struct radeon_asic ci_asic = {
|
|
.set_page = &cik_vm_set_page,
|
|
.set_page = &cik_vm_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &cik_ring_ib_execute,
|
|
|
|
- .ib_parse = &cik_ib_parse,
|
|
|
|
- .emit_fence = &cik_fence_gfx_ring_emit,
|
|
|
|
- .emit_semaphore = &cik_semaphore_ring_emit,
|
|
|
|
- .cs_parse = NULL,
|
|
|
|
- .ring_test = &cik_ring_test,
|
|
|
|
- .ib_test = &cik_ib_test,
|
|
|
|
- .is_lockup = &cik_gfx_is_lockup,
|
|
|
|
- .vm_flush = &cik_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [CAYMAN_RING_TYPE_CP1_INDEX] = {
|
|
|
|
- .ib_execute = &cik_ring_ib_execute,
|
|
|
|
- .ib_parse = &cik_ib_parse,
|
|
|
|
- .emit_fence = &cik_fence_compute_ring_emit,
|
|
|
|
- .emit_semaphore = &cik_semaphore_ring_emit,
|
|
|
|
- .cs_parse = NULL,
|
|
|
|
- .ring_test = &cik_ring_test,
|
|
|
|
- .ib_test = &cik_ib_test,
|
|
|
|
- .is_lockup = &cik_gfx_is_lockup,
|
|
|
|
- .vm_flush = &cik_vm_flush,
|
|
|
|
- .get_rptr = &cik_compute_ring_get_rptr,
|
|
|
|
- .get_wptr = &cik_compute_ring_get_wptr,
|
|
|
|
- .set_wptr = &cik_compute_ring_set_wptr,
|
|
|
|
- },
|
|
|
|
- [CAYMAN_RING_TYPE_CP2_INDEX] = {
|
|
|
|
- .ib_execute = &cik_ring_ib_execute,
|
|
|
|
- .ib_parse = &cik_ib_parse,
|
|
|
|
- .emit_fence = &cik_fence_compute_ring_emit,
|
|
|
|
- .emit_semaphore = &cik_semaphore_ring_emit,
|
|
|
|
- .cs_parse = NULL,
|
|
|
|
- .ring_test = &cik_ring_test,
|
|
|
|
- .ib_test = &cik_ib_test,
|
|
|
|
- .is_lockup = &cik_gfx_is_lockup,
|
|
|
|
- .vm_flush = &cik_vm_flush,
|
|
|
|
- .get_rptr = &cik_compute_ring_get_rptr,
|
|
|
|
- .get_wptr = &cik_compute_ring_get_wptr,
|
|
|
|
- .set_wptr = &cik_compute_ring_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_DMA_INDEX] = {
|
|
|
|
- .ib_execute = &cik_sdma_ring_ib_execute,
|
|
|
|
- .ib_parse = &cik_ib_parse,
|
|
|
|
- .emit_fence = &cik_sdma_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &cik_sdma_semaphore_ring_emit,
|
|
|
|
- .cs_parse = NULL,
|
|
|
|
- .ring_test = &cik_sdma_ring_test,
|
|
|
|
- .ib_test = &cik_sdma_ib_test,
|
|
|
|
- .is_lockup = &cik_sdma_is_lockup,
|
|
|
|
- .vm_flush = &cik_dma_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [CAYMAN_RING_TYPE_DMA1_INDEX] = {
|
|
|
|
- .ib_execute = &cik_sdma_ring_ib_execute,
|
|
|
|
- .ib_parse = &cik_ib_parse,
|
|
|
|
- .emit_fence = &cik_sdma_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &cik_sdma_semaphore_ring_emit,
|
|
|
|
- .cs_parse = NULL,
|
|
|
|
- .ring_test = &cik_sdma_ring_test,
|
|
|
|
- .ib_test = &cik_sdma_ib_test,
|
|
|
|
- .is_lockup = &cik_sdma_is_lockup,
|
|
|
|
- .vm_flush = &cik_dma_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_UVD_INDEX] = {
|
|
|
|
- .ib_execute = &r600_uvd_ib_execute,
|
|
|
|
- .emit_fence = &r600_uvd_fence_emit,
|
|
|
|
- .emit_semaphore = &cayman_uvd_semaphore_emit,
|
|
|
|
- .cs_parse = &radeon_uvd_cs_parse,
|
|
|
|
- .ring_test = &r600_uvd_ring_test,
|
|
|
|
- .ib_test = &r600_uvd_ib_test,
|
|
|
|
- .is_lockup = &radeon_ring_test_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
|
|
|
|
+ [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
|
|
|
|
+ [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
|
|
|
|
+ [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
|
|
|
|
+ [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
|
|
|
|
+ [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &cik_irq_set,
|
|
.set = &cik_irq_set,
|
|
@@ -2502,88 +2092,12 @@ static struct radeon_asic kv_asic = {
|
|
.set_page = &cik_vm_set_page,
|
|
.set_page = &cik_vm_set_page,
|
|
},
|
|
},
|
|
.ring = {
|
|
.ring = {
|
|
- [RADEON_RING_TYPE_GFX_INDEX] = {
|
|
|
|
- .ib_execute = &cik_ring_ib_execute,
|
|
|
|
- .ib_parse = &cik_ib_parse,
|
|
|
|
- .emit_fence = &cik_fence_gfx_ring_emit,
|
|
|
|
- .emit_semaphore = &cik_semaphore_ring_emit,
|
|
|
|
- .cs_parse = NULL,
|
|
|
|
- .ring_test = &cik_ring_test,
|
|
|
|
- .ib_test = &cik_ib_test,
|
|
|
|
- .is_lockup = &cik_gfx_is_lockup,
|
|
|
|
- .vm_flush = &cik_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [CAYMAN_RING_TYPE_CP1_INDEX] = {
|
|
|
|
- .ib_execute = &cik_ring_ib_execute,
|
|
|
|
- .ib_parse = &cik_ib_parse,
|
|
|
|
- .emit_fence = &cik_fence_compute_ring_emit,
|
|
|
|
- .emit_semaphore = &cik_semaphore_ring_emit,
|
|
|
|
- .cs_parse = NULL,
|
|
|
|
- .ring_test = &cik_ring_test,
|
|
|
|
- .ib_test = &cik_ib_test,
|
|
|
|
- .is_lockup = &cik_gfx_is_lockup,
|
|
|
|
- .vm_flush = &cik_vm_flush,
|
|
|
|
- .get_rptr = &cik_compute_ring_get_rptr,
|
|
|
|
- .get_wptr = &cik_compute_ring_get_wptr,
|
|
|
|
- .set_wptr = &cik_compute_ring_set_wptr,
|
|
|
|
- },
|
|
|
|
- [CAYMAN_RING_TYPE_CP2_INDEX] = {
|
|
|
|
- .ib_execute = &cik_ring_ib_execute,
|
|
|
|
- .ib_parse = &cik_ib_parse,
|
|
|
|
- .emit_fence = &cik_fence_compute_ring_emit,
|
|
|
|
- .emit_semaphore = &cik_semaphore_ring_emit,
|
|
|
|
- .cs_parse = NULL,
|
|
|
|
- .ring_test = &cik_ring_test,
|
|
|
|
- .ib_test = &cik_ib_test,
|
|
|
|
- .is_lockup = &cik_gfx_is_lockup,
|
|
|
|
- .vm_flush = &cik_vm_flush,
|
|
|
|
- .get_rptr = &cik_compute_ring_get_rptr,
|
|
|
|
- .get_wptr = &cik_compute_ring_get_wptr,
|
|
|
|
- .set_wptr = &cik_compute_ring_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_DMA_INDEX] = {
|
|
|
|
- .ib_execute = &cik_sdma_ring_ib_execute,
|
|
|
|
- .ib_parse = &cik_ib_parse,
|
|
|
|
- .emit_fence = &cik_sdma_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &cik_sdma_semaphore_ring_emit,
|
|
|
|
- .cs_parse = NULL,
|
|
|
|
- .ring_test = &cik_sdma_ring_test,
|
|
|
|
- .ib_test = &cik_sdma_ib_test,
|
|
|
|
- .is_lockup = &cik_sdma_is_lockup,
|
|
|
|
- .vm_flush = &cik_dma_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [CAYMAN_RING_TYPE_DMA1_INDEX] = {
|
|
|
|
- .ib_execute = &cik_sdma_ring_ib_execute,
|
|
|
|
- .ib_parse = &cik_ib_parse,
|
|
|
|
- .emit_fence = &cik_sdma_fence_ring_emit,
|
|
|
|
- .emit_semaphore = &cik_sdma_semaphore_ring_emit,
|
|
|
|
- .cs_parse = NULL,
|
|
|
|
- .ring_test = &cik_sdma_ring_test,
|
|
|
|
- .ib_test = &cik_sdma_ib_test,
|
|
|
|
- .is_lockup = &cik_sdma_is_lockup,
|
|
|
|
- .vm_flush = &cik_dma_vm_flush,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- },
|
|
|
|
- [R600_RING_TYPE_UVD_INDEX] = {
|
|
|
|
- .ib_execute = &r600_uvd_ib_execute,
|
|
|
|
- .emit_fence = &r600_uvd_fence_emit,
|
|
|
|
- .emit_semaphore = &cayman_uvd_semaphore_emit,
|
|
|
|
- .cs_parse = &radeon_uvd_cs_parse,
|
|
|
|
- .ring_test = &r600_uvd_ring_test,
|
|
|
|
- .ib_test = &r600_uvd_ib_test,
|
|
|
|
- .is_lockup = &radeon_ring_test_lockup,
|
|
|
|
- .get_rptr = &radeon_ring_generic_get_rptr,
|
|
|
|
- .get_wptr = &radeon_ring_generic_get_wptr,
|
|
|
|
- .set_wptr = &radeon_ring_generic_set_wptr,
|
|
|
|
- }
|
|
|
|
|
|
+ [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
|
|
|
|
+ [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
|
|
|
|
+ [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
|
|
|
|
+ [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
|
|
|
|
+ [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
|
|
|
|
+ [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
|
|
},
|
|
},
|
|
.irq = {
|
|
.irq = {
|
|
.set = &cik_irq_set,
|
|
.set = &cik_irq_set,
|