|
@@ -345,7 +345,6 @@
|
|
reg = <0x70006000 0x40>;
|
|
reg = <0x70006000 0x40>;
|
|
reg-shift = <2>;
|
|
reg-shift = <2>;
|
|
interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 8>;
|
|
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTA>;
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTA>;
|
|
resets = <&tegra_car 6>;
|
|
resets = <&tegra_car 6>;
|
|
reset-names = "serial";
|
|
reset-names = "serial";
|
|
@@ -359,7 +358,6 @@
|
|
reg = <0x70006040 0x40>;
|
|
reg = <0x70006040 0x40>;
|
|
reg-shift = <2>;
|
|
reg-shift = <2>;
|
|
interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 9>;
|
|
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTB>;
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTB>;
|
|
resets = <&tegra_car 7>;
|
|
resets = <&tegra_car 7>;
|
|
reset-names = "serial";
|
|
reset-names = "serial";
|
|
@@ -373,7 +371,6 @@
|
|
reg = <0x70006200 0x100>;
|
|
reg = <0x70006200 0x100>;
|
|
reg-shift = <2>;
|
|
reg-shift = <2>;
|
|
interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 10>;
|
|
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTC>;
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTC>;
|
|
resets = <&tegra_car 55>;
|
|
resets = <&tegra_car 55>;
|
|
reset-names = "serial";
|
|
reset-names = "serial";
|
|
@@ -387,7 +384,6 @@
|
|
reg = <0x70006300 0x100>;
|
|
reg = <0x70006300 0x100>;
|
|
reg-shift = <2>;
|
|
reg-shift = <2>;
|
|
interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 19>;
|
|
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTD>;
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTD>;
|
|
resets = <&tegra_car 65>;
|
|
resets = <&tegra_car 65>;
|
|
reset-names = "serial";
|
|
reset-names = "serial";
|
|
@@ -401,7 +397,6 @@
|
|
reg = <0x70006400 0x100>;
|
|
reg = <0x70006400 0x100>;
|
|
reg-shift = <2>;
|
|
reg-shift = <2>;
|
|
interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 20>;
|
|
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTE>;
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTE>;
|
|
resets = <&tegra_car 66>;
|
|
resets = <&tegra_car 66>;
|
|
reset-names = "serial";
|
|
reset-names = "serial";
|
|
@@ -511,7 +506,6 @@
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
reg = <0x7000d400 0x200>;
|
|
reg = <0x7000d400 0x200>;
|
|
interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 15>;
|
|
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC1>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC1>;
|
|
@@ -526,7 +520,6 @@
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
reg = <0x7000d600 0x200>;
|
|
reg = <0x7000d600 0x200>;
|
|
interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 16>;
|
|
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC2>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC2>;
|
|
@@ -541,7 +534,6 @@
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
reg = <0x7000d800 0x200>;
|
|
reg = <0x7000d800 0x200>;
|
|
interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 17>;
|
|
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC3>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC3>;
|
|
@@ -556,7 +548,6 @@
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
reg = <0x7000da00 0x200>;
|
|
reg = <0x7000da00 0x200>;
|
|
interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 18>;
|
|
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC4>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC4>;
|
|
@@ -571,7 +562,6 @@
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
reg = <0x7000dc00 0x200>;
|
|
reg = <0x7000dc00 0x200>;
|
|
interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 27>;
|
|
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC5>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC5>;
|
|
@@ -586,7 +576,6 @@
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
reg = <0x7000de00 0x200>;
|
|
reg = <0x7000de00 0x200>;
|
|
interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 28>;
|
|
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC6>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC6>;
|
|
@@ -638,7 +627,6 @@
|
|
reg = <0x70080000 0x200
|
|
reg = <0x70080000 0x200
|
|
0x70080200 0x100>;
|
|
0x70080200 0x100>;
|
|
interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 1>;
|
|
|
|
clocks = <&tegra_car TEGRA30_CLK_D_AUDIO>,
|
|
clocks = <&tegra_car TEGRA30_CLK_D_AUDIO>,
|
|
<&tegra_car TEGRA30_CLK_APBIF>;
|
|
<&tegra_car TEGRA30_CLK_APBIF>;
|
|
clock-names = "d_audio", "apbif";
|
|
clock-names = "d_audio", "apbif";
|