|
@@ -2084,7 +2084,8 @@ u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
|
|
|
* Minimum alignment is 4k (GTT page size), but might be greater
|
|
|
* if a fence register is needed for the object.
|
|
|
*/
|
|
|
- if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
|
|
|
+ if (INTEL_GEN(dev_priv) >= 4 ||
|
|
|
+ (!fenced && (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))) ||
|
|
|
tiling_mode == I915_TILING_NONE)
|
|
|
return 4096;
|
|
|
|
|
@@ -4498,8 +4499,9 @@ i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
|
|
|
if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
|
|
|
!IS_CHERRYVIEW(dev_priv))
|
|
|
dev_priv->num_fence_regs = 32;
|
|
|
- else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
|
|
|
- IS_I945GM(dev_priv) || IS_G33(dev_priv))
|
|
|
+ else if (INTEL_INFO(dev_priv)->gen >= 4 ||
|
|
|
+ IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
|
|
|
+ IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
|
|
|
dev_priv->num_fence_regs = 16;
|
|
|
else
|
|
|
dev_priv->num_fence_regs = 8;
|