|
@@ -870,26 +870,26 @@ static void skl_ddi_clock_get(struct intel_encoder *encoder,
|
|
|
if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(dpll)) {
|
|
|
link_clock = skl_calc_wrpll_link(dev_priv, dpll);
|
|
|
} else {
|
|
|
- link_clock = dpll_ctl1 & DPLL_CRTL1_LINK_RATE_MASK(dpll);
|
|
|
- link_clock >>= DPLL_CRTL1_LINK_RATE_SHIFT(dpll);
|
|
|
+ link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(dpll);
|
|
|
+ link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(dpll);
|
|
|
|
|
|
switch (link_clock) {
|
|
|
- case DPLL_CRTL1_LINK_RATE_810:
|
|
|
+ case DPLL_CTRL1_LINK_RATE_810:
|
|
|
link_clock = 81000;
|
|
|
break;
|
|
|
- case DPLL_CRTL1_LINK_RATE_1080:
|
|
|
+ case DPLL_CTRL1_LINK_RATE_1080:
|
|
|
link_clock = 108000;
|
|
|
break;
|
|
|
- case DPLL_CRTL1_LINK_RATE_1350:
|
|
|
+ case DPLL_CTRL1_LINK_RATE_1350:
|
|
|
link_clock = 135000;
|
|
|
break;
|
|
|
- case DPLL_CRTL1_LINK_RATE_1620:
|
|
|
+ case DPLL_CTRL1_LINK_RATE_1620:
|
|
|
link_clock = 162000;
|
|
|
break;
|
|
|
- case DPLL_CRTL1_LINK_RATE_2160:
|
|
|
+ case DPLL_CTRL1_LINK_RATE_2160:
|
|
|
link_clock = 216000;
|
|
|
break;
|
|
|
- case DPLL_CRTL1_LINK_RATE_2700:
|
|
|
+ case DPLL_CTRL1_LINK_RATE_2700:
|
|
|
link_clock = 270000;
|
|
|
break;
|
|
|
default:
|
|
@@ -1294,13 +1294,13 @@ skl_ddi_pll_select(struct intel_crtc *intel_crtc,
|
|
|
|
|
|
switch (intel_dp->link_bw) {
|
|
|
case DP_LINK_BW_1_62:
|
|
|
- ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_810, 0);
|
|
|
+ ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, 0);
|
|
|
break;
|
|
|
case DP_LINK_BW_2_7:
|
|
|
- ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1350, 0);
|
|
|
+ ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, 0);
|
|
|
break;
|
|
|
case DP_LINK_BW_5_4:
|
|
|
- ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2700, 0);
|
|
|
+ ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, 0);
|
|
|
break;
|
|
|
}
|
|
|
|
|
@@ -1854,7 +1854,7 @@ static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
|
|
|
|
|
|
val &= ~(DPLL_CTRL1_HDMI_MODE(dpll) |
|
|
|
DPLL_CTRL1_SSC(dpll) |
|
|
|
- DPLL_CRTL1_LINK_RATE_MASK(dpll));
|
|
|
+ DPLL_CTRL1_LINK_RATE_MASK(dpll));
|
|
|
val |= crtc->config->dpll_hw_state.ctrl1 << (dpll * 6);
|
|
|
|
|
|
I915_WRITE(DPLL_CTRL1, val);
|
|
@@ -2100,7 +2100,7 @@ static void skl_ddi_pll_enable(struct drm_i915_private *dev_priv,
|
|
|
val = I915_READ(DPLL_CTRL1);
|
|
|
|
|
|
val &= ~(DPLL_CTRL1_HDMI_MODE(dpll) | DPLL_CTRL1_SSC(dpll) |
|
|
|
- DPLL_CRTL1_LINK_RATE_MASK(dpll));
|
|
|
+ DPLL_CTRL1_LINK_RATE_MASK(dpll));
|
|
|
val |= pll->config.hw_state.ctrl1 << (dpll * 6);
|
|
|
|
|
|
I915_WRITE(DPLL_CTRL1, val);
|