|
@@ -230,6 +230,10 @@ static int vce_v3_0_start(struct amdgpu_device *adev)
|
|
|
struct amdgpu_ring *ring;
|
|
|
int idx, r;
|
|
|
|
|
|
+ vce_v3_0_override_vce_clock_gating(adev, true);
|
|
|
+ if (!(adev->flags & AMD_IS_APU))
|
|
|
+ amdgpu_asic_set_vce_clocks(adev, 10000, 10000);
|
|
|
+
|
|
|
ring = &adev->vce.ring[0];
|
|
|
WREG32(mmVCE_RB_RPTR, ring->wptr);
|
|
|
WREG32(mmVCE_RB_WPTR, ring->wptr);
|
|
@@ -708,18 +712,6 @@ static int vce_v3_0_process_interrupt(struct amdgpu_device *adev,
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
-static void vce_v3_0_set_bypass_mode(struct amdgpu_device *adev, bool enable)
|
|
|
-{
|
|
|
- u32 tmp = RREG32_SMC(ixGCK_DFS_BYPASS_CNTL);
|
|
|
-
|
|
|
- if (enable)
|
|
|
- tmp |= GCK_DFS_BYPASS_CNTL__BYPASSECLK_MASK;
|
|
|
- else
|
|
|
- tmp &= ~GCK_DFS_BYPASS_CNTL__BYPASSECLK_MASK;
|
|
|
-
|
|
|
- WREG32_SMC(ixGCK_DFS_BYPASS_CNTL, tmp);
|
|
|
-}
|
|
|
-
|
|
|
static int vce_v3_0_set_clockgating_state(void *handle,
|
|
|
enum amd_clockgating_state state)
|
|
|
{
|
|
@@ -727,11 +719,6 @@ static int vce_v3_0_set_clockgating_state(void *handle,
|
|
|
bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
|
|
|
int i;
|
|
|
|
|
|
- if ((adev->asic_type == CHIP_POLARIS10) ||
|
|
|
- (adev->asic_type == CHIP_TONGA) ||
|
|
|
- (adev->asic_type == CHIP_FIJI))
|
|
|
- vce_v3_0_set_bypass_mode(adev, enable);
|
|
|
-
|
|
|
if (!(adev->cg_flags & AMD_CG_SUPPORT_VCE_MGCG))
|
|
|
return 0;
|
|
|
|