|
@@ -30,21 +30,10 @@
|
|
|
*/
|
|
|
#define I2C_ADDR 0x69
|
|
|
|
|
|
-static int sun8i_hdmi_phy_config(struct dw_hdmi *hdmi, void *data,
|
|
|
- struct drm_display_mode *mode)
|
|
|
+static int sun8i_hdmi_phy_config_a83t(struct dw_hdmi *hdmi,
|
|
|
+ struct sun8i_hdmi_phy *phy,
|
|
|
+ unsigned int clk_rate)
|
|
|
{
|
|
|
- struct sun8i_hdmi_phy *phy = (struct sun8i_hdmi_phy *)data;
|
|
|
- u32 val = 0;
|
|
|
-
|
|
|
- if (mode->flags & DRM_MODE_FLAG_NHSYNC)
|
|
|
- val |= SUN8I_HDMI_PHY_DBG_CTRL_POL_NHSYNC;
|
|
|
-
|
|
|
- if (mode->flags & DRM_MODE_FLAG_NVSYNC)
|
|
|
- val |= SUN8I_HDMI_PHY_DBG_CTRL_POL_NVSYNC;
|
|
|
-
|
|
|
- regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_DBG_CTRL_REG,
|
|
|
- SUN8I_HDMI_PHY_DBG_CTRL_POL_MASK, val);
|
|
|
-
|
|
|
regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_REXT_CTRL_REG,
|
|
|
SUN8I_HDMI_PHY_REXT_CTRL_REXT_EN,
|
|
|
SUN8I_HDMI_PHY_REXT_CTRL_REXT_EN);
|
|
@@ -64,21 +53,21 @@ static int sun8i_hdmi_phy_config(struct dw_hdmi *hdmi, void *data,
|
|
|
* release any documentation, explanation of this values can
|
|
|
* be found in i.MX 6Dual/6Quad Reference Manual.
|
|
|
*/
|
|
|
- if (mode->crtc_clock <= 27000) {
|
|
|
+ if (clk_rate <= 27000000) {
|
|
|
dw_hdmi_phy_i2c_write(hdmi, 0x01e0, 0x06);
|
|
|
dw_hdmi_phy_i2c_write(hdmi, 0x0000, 0x15);
|
|
|
dw_hdmi_phy_i2c_write(hdmi, 0x08da, 0x10);
|
|
|
dw_hdmi_phy_i2c_write(hdmi, 0x0007, 0x19);
|
|
|
dw_hdmi_phy_i2c_write(hdmi, 0x0318, 0x0e);
|
|
|
dw_hdmi_phy_i2c_write(hdmi, 0x8009, 0x09);
|
|
|
- } else if (mode->crtc_clock <= 74250) {
|
|
|
+ } else if (clk_rate <= 74250000) {
|
|
|
dw_hdmi_phy_i2c_write(hdmi, 0x0540, 0x06);
|
|
|
dw_hdmi_phy_i2c_write(hdmi, 0x0005, 0x15);
|
|
|
dw_hdmi_phy_i2c_write(hdmi, 0x0000, 0x10);
|
|
|
dw_hdmi_phy_i2c_write(hdmi, 0x0007, 0x19);
|
|
|
dw_hdmi_phy_i2c_write(hdmi, 0x02b5, 0x0e);
|
|
|
dw_hdmi_phy_i2c_write(hdmi, 0x8009, 0x09);
|
|
|
- } else if (mode->crtc_clock <= 148500) {
|
|
|
+ } else if (clk_rate <= 148500000) {
|
|
|
dw_hdmi_phy_i2c_write(hdmi, 0x04a0, 0x06);
|
|
|
dw_hdmi_phy_i2c_write(hdmi, 0x000a, 0x15);
|
|
|
dw_hdmi_phy_i2c_write(hdmi, 0x0000, 0x10);
|
|
@@ -103,10 +92,27 @@ static int sun8i_hdmi_phy_config(struct dw_hdmi *hdmi, void *data,
|
|
|
return 0;
|
|
|
};
|
|
|
|
|
|
-static void sun8i_hdmi_phy_disable(struct dw_hdmi *hdmi, void *data)
|
|
|
+static int sun8i_hdmi_phy_config(struct dw_hdmi *hdmi, void *data,
|
|
|
+ struct drm_display_mode *mode)
|
|
|
{
|
|
|
struct sun8i_hdmi_phy *phy = (struct sun8i_hdmi_phy *)data;
|
|
|
+ u32 val = 0;
|
|
|
+
|
|
|
+ if (mode->flags & DRM_MODE_FLAG_NHSYNC)
|
|
|
+ val |= SUN8I_HDMI_PHY_DBG_CTRL_POL_NHSYNC;
|
|
|
|
|
|
+ if (mode->flags & DRM_MODE_FLAG_NVSYNC)
|
|
|
+ val |= SUN8I_HDMI_PHY_DBG_CTRL_POL_NVSYNC;
|
|
|
+
|
|
|
+ regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_DBG_CTRL_REG,
|
|
|
+ SUN8I_HDMI_PHY_DBG_CTRL_POL_MASK, val);
|
|
|
+
|
|
|
+ return phy->variant->phy_config(hdmi, phy, mode->crtc_clock * 1000);
|
|
|
+};
|
|
|
+
|
|
|
+static void sun8i_hdmi_phy_disable_a83t(struct dw_hdmi *hdmi,
|
|
|
+ struct sun8i_hdmi_phy *phy)
|
|
|
+{
|
|
|
dw_hdmi_phy_gen2_txpwron(hdmi, 0);
|
|
|
dw_hdmi_phy_gen2_pddq(hdmi, 1);
|
|
|
|
|
@@ -114,6 +120,13 @@ static void sun8i_hdmi_phy_disable(struct dw_hdmi *hdmi, void *data)
|
|
|
SUN8I_HDMI_PHY_REXT_CTRL_REXT_EN, 0);
|
|
|
}
|
|
|
|
|
|
+static void sun8i_hdmi_phy_disable(struct dw_hdmi *hdmi, void *data)
|
|
|
+{
|
|
|
+ struct sun8i_hdmi_phy *phy = (struct sun8i_hdmi_phy *)data;
|
|
|
+
|
|
|
+ phy->variant->phy_disable(hdmi, phy);
|
|
|
+}
|
|
|
+
|
|
|
static const struct dw_hdmi_phy_ops sun8i_hdmi_phy_ops = {
|
|
|
.init = &sun8i_hdmi_phy_config,
|
|
|
.disable = &sun8i_hdmi_phy_disable,
|
|
@@ -122,16 +135,8 @@ static const struct dw_hdmi_phy_ops sun8i_hdmi_phy_ops = {
|
|
|
.setup_hpd = &dw_hdmi_phy_setup_hpd,
|
|
|
};
|
|
|
|
|
|
-void sun8i_hdmi_phy_init(struct sun8i_hdmi_phy *phy)
|
|
|
+static void sun8i_hdmi_phy_init_a83t(struct sun8i_hdmi_phy *phy)
|
|
|
{
|
|
|
- /* enable read access to HDMI controller */
|
|
|
- regmap_write(phy->regs, SUN8I_HDMI_PHY_READ_EN_REG,
|
|
|
- SUN8I_HDMI_PHY_READ_EN_MAGIC);
|
|
|
-
|
|
|
- /* unscramble register offsets */
|
|
|
- regmap_write(phy->regs, SUN8I_HDMI_PHY_UNSCRAMBLE_REG,
|
|
|
- SUN8I_HDMI_PHY_UNSCRAMBLE_MAGIC);
|
|
|
-
|
|
|
regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_DBG_CTRL_REG,
|
|
|
SUN8I_HDMI_PHY_DBG_CTRL_PX_LOCK,
|
|
|
SUN8I_HDMI_PHY_DBG_CTRL_PX_LOCK);
|
|
@@ -145,6 +150,19 @@ void sun8i_hdmi_phy_init(struct sun8i_hdmi_phy *phy)
|
|
|
SUN8I_HDMI_PHY_DBG_CTRL_ADDR(I2C_ADDR));
|
|
|
}
|
|
|
|
|
|
+void sun8i_hdmi_phy_init(struct sun8i_hdmi_phy *phy)
|
|
|
+{
|
|
|
+ /* enable read access to HDMI controller */
|
|
|
+ regmap_write(phy->regs, SUN8I_HDMI_PHY_READ_EN_REG,
|
|
|
+ SUN8I_HDMI_PHY_READ_EN_MAGIC);
|
|
|
+
|
|
|
+ /* unscramble register offsets */
|
|
|
+ regmap_write(phy->regs, SUN8I_HDMI_PHY_UNSCRAMBLE_REG,
|
|
|
+ SUN8I_HDMI_PHY_UNSCRAMBLE_MAGIC);
|
|
|
+
|
|
|
+ phy->variant->phy_init(phy);
|
|
|
+}
|
|
|
+
|
|
|
const struct dw_hdmi_phy_ops *sun8i_hdmi_phy_get_ops(void)
|
|
|
{
|
|
|
return &sun8i_hdmi_phy_ops;
|
|
@@ -158,20 +176,31 @@ static struct regmap_config sun8i_hdmi_phy_regmap_config = {
|
|
|
.name = "phy"
|
|
|
};
|
|
|
|
|
|
+static const struct sun8i_hdmi_phy_variant sun8i_a83t_hdmi_phy = {
|
|
|
+ .phy_init = &sun8i_hdmi_phy_init_a83t,
|
|
|
+ .phy_disable = &sun8i_hdmi_phy_disable_a83t,
|
|
|
+ .phy_config = &sun8i_hdmi_phy_config_a83t,
|
|
|
+};
|
|
|
+
|
|
|
static const struct of_device_id sun8i_hdmi_phy_of_table[] = {
|
|
|
- { .compatible = "allwinner,sun8i-a83t-hdmi-phy" },
|
|
|
+ {
|
|
|
+ .compatible = "allwinner,sun8i-a83t-hdmi-phy",
|
|
|
+ .data = &sun8i_a83t_hdmi_phy,
|
|
|
+ },
|
|
|
{ /* sentinel */ }
|
|
|
};
|
|
|
|
|
|
int sun8i_hdmi_phy_probe(struct sun8i_dw_hdmi *hdmi, struct device_node *node)
|
|
|
{
|
|
|
+ const struct of_device_id *match;
|
|
|
struct device *dev = hdmi->dev;
|
|
|
struct sun8i_hdmi_phy *phy;
|
|
|
struct resource res;
|
|
|
void __iomem *regs;
|
|
|
int ret;
|
|
|
|
|
|
- if (!of_match_node(sun8i_hdmi_phy_of_table, node)) {
|
|
|
+ match = of_match_node(sun8i_hdmi_phy_of_table, node);
|
|
|
+ if (!match) {
|
|
|
dev_err(dev, "Incompatible HDMI PHY\n");
|
|
|
return -EINVAL;
|
|
|
}
|
|
@@ -180,6 +209,8 @@ int sun8i_hdmi_phy_probe(struct sun8i_dw_hdmi *hdmi, struct device_node *node)
|
|
|
if (!phy)
|
|
|
return -ENOMEM;
|
|
|
|
|
|
+ phy->variant = (struct sun8i_hdmi_phy_variant *)match->data;
|
|
|
+
|
|
|
ret = of_address_to_resource(node, 0, &res);
|
|
|
if (ret) {
|
|
|
dev_err(dev, "phy: Couldn't get our resources\n");
|