|
@@ -182,70 +182,26 @@ static void dwmac4_rx_watchdog(void __iomem *ioaddr, u32 riwt)
|
|
|
writel(riwt, ioaddr + DMA_CHAN_RX_WATCHDOG(i));
|
|
|
}
|
|
|
|
|
|
-static void dwmac4_dma_chan_op_mode(void __iomem *ioaddr, int txmode,
|
|
|
- int rxmode, u32 channel, int rxfifosz)
|
|
|
+static void dwmac4_dma_rx_chan_op_mode(void __iomem *ioaddr, int mode,
|
|
|
+ u32 channel, int fifosz)
|
|
|
{
|
|
|
- unsigned int rqs = rxfifosz / 256 - 1;
|
|
|
- u32 mtl_tx_op, mtl_rx_op, mtl_rx_int;
|
|
|
-
|
|
|
- /* Following code only done for channel 0, other channels not yet
|
|
|
- * supported.
|
|
|
- */
|
|
|
- mtl_tx_op = readl(ioaddr + MTL_CHAN_TX_OP_MODE(channel));
|
|
|
-
|
|
|
- if (txmode == SF_DMA_MODE) {
|
|
|
- pr_debug("GMAC: enable TX store and forward mode\n");
|
|
|
- /* Transmit COE type 2 cannot be done in cut-through mode. */
|
|
|
- mtl_tx_op |= MTL_OP_MODE_TSF;
|
|
|
- } else {
|
|
|
- pr_debug("GMAC: disabling TX SF (threshold %d)\n", txmode);
|
|
|
- mtl_tx_op &= ~MTL_OP_MODE_TSF;
|
|
|
- mtl_tx_op &= MTL_OP_MODE_TTC_MASK;
|
|
|
- /* Set the transmit threshold */
|
|
|
- if (txmode <= 32)
|
|
|
- mtl_tx_op |= MTL_OP_MODE_TTC_32;
|
|
|
- else if (txmode <= 64)
|
|
|
- mtl_tx_op |= MTL_OP_MODE_TTC_64;
|
|
|
- else if (txmode <= 96)
|
|
|
- mtl_tx_op |= MTL_OP_MODE_TTC_96;
|
|
|
- else if (txmode <= 128)
|
|
|
- mtl_tx_op |= MTL_OP_MODE_TTC_128;
|
|
|
- else if (txmode <= 192)
|
|
|
- mtl_tx_op |= MTL_OP_MODE_TTC_192;
|
|
|
- else if (txmode <= 256)
|
|
|
- mtl_tx_op |= MTL_OP_MODE_TTC_256;
|
|
|
- else if (txmode <= 384)
|
|
|
- mtl_tx_op |= MTL_OP_MODE_TTC_384;
|
|
|
- else
|
|
|
- mtl_tx_op |= MTL_OP_MODE_TTC_512;
|
|
|
- }
|
|
|
- /* For an IP with DWC_EQOS_NUM_TXQ == 1, the fields TXQEN and TQS are RO
|
|
|
- * with reset values: TXQEN on, TQS == DWC_EQOS_TXFIFO_SIZE.
|
|
|
- * For an IP with DWC_EQOS_NUM_TXQ > 1, the fields TXQEN and TQS are R/W
|
|
|
- * with reset values: TXQEN off, TQS 256 bytes.
|
|
|
- *
|
|
|
- * Write the bits in both cases, since it will have no effect when RO.
|
|
|
- * For DWC_EQOS_NUM_TXQ > 1, the top bits in MTL_OP_MODE_TQS_MASK might
|
|
|
- * be RO, however, writing the whole TQS field will result in a value
|
|
|
- * equal to DWC_EQOS_TXFIFO_SIZE, just like for DWC_EQOS_NUM_TXQ == 1.
|
|
|
- */
|
|
|
- mtl_tx_op |= MTL_OP_MODE_TXQEN | MTL_OP_MODE_TQS_MASK;
|
|
|
- writel(mtl_tx_op, ioaddr + MTL_CHAN_TX_OP_MODE(channel));
|
|
|
+ unsigned int rqs = fifosz / 256 - 1;
|
|
|
+ u32 mtl_rx_op, mtl_rx_int;
|
|
|
|
|
|
mtl_rx_op = readl(ioaddr + MTL_CHAN_RX_OP_MODE(channel));
|
|
|
|
|
|
- if (rxmode == SF_DMA_MODE) {
|
|
|
+ if (mode == SF_DMA_MODE) {
|
|
|
pr_debug("GMAC: enable RX store and forward mode\n");
|
|
|
mtl_rx_op |= MTL_OP_MODE_RSF;
|
|
|
} else {
|
|
|
- pr_debug("GMAC: disable RX SF mode (threshold %d)\n", rxmode);
|
|
|
+ pr_debug("GMAC: disable RX SF mode (threshold %d)\n", mode);
|
|
|
mtl_rx_op &= ~MTL_OP_MODE_RSF;
|
|
|
mtl_rx_op &= MTL_OP_MODE_RTC_MASK;
|
|
|
- if (rxmode <= 32)
|
|
|
+ if (mode <= 32)
|
|
|
mtl_rx_op |= MTL_OP_MODE_RTC_32;
|
|
|
- else if (rxmode <= 64)
|
|
|
+ else if (mode <= 64)
|
|
|
mtl_rx_op |= MTL_OP_MODE_RTC_64;
|
|
|
- else if (rxmode <= 96)
|
|
|
+ else if (mode <= 96)
|
|
|
mtl_rx_op |= MTL_OP_MODE_RTC_96;
|
|
|
else
|
|
|
mtl_rx_op |= MTL_OP_MODE_RTC_128;
|
|
@@ -255,7 +211,7 @@ static void dwmac4_dma_chan_op_mode(void __iomem *ioaddr, int txmode,
|
|
|
mtl_rx_op |= rqs << MTL_OP_MODE_RQS_SHIFT;
|
|
|
|
|
|
/* enable flow control only if each channel gets 4 KiB or more FIFO */
|
|
|
- if (rxfifosz >= 4096) {
|
|
|
+ if (fifosz >= 4096) {
|
|
|
unsigned int rfd, rfa;
|
|
|
|
|
|
mtl_rx_op |= MTL_OP_MODE_EHFC;
|
|
@@ -266,7 +222,7 @@ static void dwmac4_dma_chan_op_mode(void __iomem *ioaddr, int txmode,
|
|
|
* Set Threshold for Deactivating Flow Control to min 1 frame,
|
|
|
* i.e. 1500 bytes.
|
|
|
*/
|
|
|
- switch (rxfifosz) {
|
|
|
+ switch (fifosz) {
|
|
|
case 4096:
|
|
|
/* This violates the above formula because of FIFO size
|
|
|
* limit therefore overflow may occur in spite of this.
|
|
@@ -306,11 +262,49 @@ static void dwmac4_dma_chan_op_mode(void __iomem *ioaddr, int txmode,
|
|
|
ioaddr + MTL_CHAN_INT_CTRL(channel));
|
|
|
}
|
|
|
|
|
|
-static void dwmac4_dma_operation_mode(void __iomem *ioaddr, int txmode,
|
|
|
- int rxmode, int rxfifosz)
|
|
|
+static void dwmac4_dma_tx_chan_op_mode(void __iomem *ioaddr, int mode,
|
|
|
+ u32 channel)
|
|
|
{
|
|
|
- /* Only Channel 0 is actually configured and used */
|
|
|
- dwmac4_dma_chan_op_mode(ioaddr, txmode, rxmode, 0, rxfifosz);
|
|
|
+ u32 mtl_tx_op = readl(ioaddr + MTL_CHAN_TX_OP_MODE(channel));
|
|
|
+
|
|
|
+ if (mode == SF_DMA_MODE) {
|
|
|
+ pr_debug("GMAC: enable TX store and forward mode\n");
|
|
|
+ /* Transmit COE type 2 cannot be done in cut-through mode. */
|
|
|
+ mtl_tx_op |= MTL_OP_MODE_TSF;
|
|
|
+ } else {
|
|
|
+ pr_debug("GMAC: disabling TX SF (threshold %d)\n", mode);
|
|
|
+ mtl_tx_op &= ~MTL_OP_MODE_TSF;
|
|
|
+ mtl_tx_op &= MTL_OP_MODE_TTC_MASK;
|
|
|
+ /* Set the transmit threshold */
|
|
|
+ if (mode <= 32)
|
|
|
+ mtl_tx_op |= MTL_OP_MODE_TTC_32;
|
|
|
+ else if (mode <= 64)
|
|
|
+ mtl_tx_op |= MTL_OP_MODE_TTC_64;
|
|
|
+ else if (mode <= 96)
|
|
|
+ mtl_tx_op |= MTL_OP_MODE_TTC_96;
|
|
|
+ else if (mode <= 128)
|
|
|
+ mtl_tx_op |= MTL_OP_MODE_TTC_128;
|
|
|
+ else if (mode <= 192)
|
|
|
+ mtl_tx_op |= MTL_OP_MODE_TTC_192;
|
|
|
+ else if (mode <= 256)
|
|
|
+ mtl_tx_op |= MTL_OP_MODE_TTC_256;
|
|
|
+ else if (mode <= 384)
|
|
|
+ mtl_tx_op |= MTL_OP_MODE_TTC_384;
|
|
|
+ else
|
|
|
+ mtl_tx_op |= MTL_OP_MODE_TTC_512;
|
|
|
+ }
|
|
|
+ /* For an IP with DWC_EQOS_NUM_TXQ == 1, the fields TXQEN and TQS are RO
|
|
|
+ * with reset values: TXQEN on, TQS == DWC_EQOS_TXFIFO_SIZE.
|
|
|
+ * For an IP with DWC_EQOS_NUM_TXQ > 1, the fields TXQEN and TQS are R/W
|
|
|
+ * with reset values: TXQEN off, TQS 256 bytes.
|
|
|
+ *
|
|
|
+ * Write the bits in both cases, since it will have no effect when RO.
|
|
|
+ * For DWC_EQOS_NUM_TXQ > 1, the top bits in MTL_OP_MODE_TQS_MASK might
|
|
|
+ * be RO, however, writing the whole TQS field will result in a value
|
|
|
+ * equal to DWC_EQOS_TXFIFO_SIZE, just like for DWC_EQOS_NUM_TXQ == 1.
|
|
|
+ */
|
|
|
+ mtl_tx_op |= MTL_OP_MODE_TXQEN | MTL_OP_MODE_TQS_MASK;
|
|
|
+ writel(mtl_tx_op, ioaddr + MTL_CHAN_TX_OP_MODE(channel));
|
|
|
}
|
|
|
|
|
|
static void dwmac4_get_hw_feature(void __iomem *ioaddr,
|
|
@@ -387,7 +381,8 @@ const struct stmmac_dma_ops dwmac4_dma_ops = {
|
|
|
.init = dwmac4_dma_init,
|
|
|
.axi = dwmac4_dma_axi,
|
|
|
.dump_regs = dwmac4_dump_dma_regs,
|
|
|
- .dma_mode = dwmac4_dma_operation_mode,
|
|
|
+ .dma_rx_mode = dwmac4_dma_rx_chan_op_mode,
|
|
|
+ .dma_tx_mode = dwmac4_dma_tx_chan_op_mode,
|
|
|
.enable_dma_irq = dwmac4_enable_dma_irq,
|
|
|
.disable_dma_irq = dwmac4_disable_dma_irq,
|
|
|
.start_tx = dwmac4_dma_start_tx,
|
|
@@ -409,7 +404,8 @@ const struct stmmac_dma_ops dwmac410_dma_ops = {
|
|
|
.init = dwmac4_dma_init,
|
|
|
.axi = dwmac4_dma_axi,
|
|
|
.dump_regs = dwmac4_dump_dma_regs,
|
|
|
- .dma_mode = dwmac4_dma_operation_mode,
|
|
|
+ .dma_rx_mode = dwmac4_dma_rx_chan_op_mode,
|
|
|
+ .dma_tx_mode = dwmac4_dma_tx_chan_op_mode,
|
|
|
.enable_dma_irq = dwmac410_enable_dma_irq,
|
|
|
.disable_dma_irq = dwmac4_disable_dma_irq,
|
|
|
.start_tx = dwmac4_dma_start_tx,
|