|
@@ -63,13 +63,19 @@ void __init plat_mem_setup(void)
|
|
plat_setup_iocoherency();
|
|
plat_setup_iocoherency();
|
|
}
|
|
}
|
|
|
|
|
|
-#define DEFAULT_CPC_BASE_ADDR 0x1bde0000
|
|
|
|
|
|
+#define DEFAULT_CPC_BASE_ADDR 0x1bde0000
|
|
|
|
+#define DEFAULT_CDMM_BASE_ADDR 0x1bdd0000
|
|
|
|
|
|
phys_addr_t mips_cpc_default_phys_base(void)
|
|
phys_addr_t mips_cpc_default_phys_base(void)
|
|
{
|
|
{
|
|
return DEFAULT_CPC_BASE_ADDR;
|
|
return DEFAULT_CPC_BASE_ADDR;
|
|
}
|
|
}
|
|
|
|
|
|
|
|
+phys_addr_t mips_cdmm_phys_base(void)
|
|
|
|
+{
|
|
|
|
+ return DEFAULT_CDMM_BASE_ADDR;
|
|
|
|
+}
|
|
|
|
+
|
|
static void __init mips_nmi_setup(void)
|
|
static void __init mips_nmi_setup(void)
|
|
{
|
|
{
|
|
void *base;
|
|
void *base;
|