|
@@ -6,6 +6,8 @@
|
|
|
* published by the Free Software Foundation.
|
|
|
*/
|
|
|
|
|
|
+#include <dt-bindings/bus/ti-sysc.h>
|
|
|
+#include <dt-bindings/clock/omap4.h>
|
|
|
#include <dt-bindings/gpio/gpio.h>
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
|
|
#include <dt-bindings/pinctrl/omap.h>
|
|
@@ -398,6 +400,13 @@
|
|
|
reg = <0x48076000 0x4>,
|
|
|
<0x48076010 0x4>;
|
|
|
reg-names = "rev", "sysc";
|
|
|
+ ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
|
|
|
+ ti,sysc-sidle = <SYSC_IDLE_FORCE>,
|
|
|
+ <SYSC_IDLE_NO>,
|
|
|
+ <SYSC_IDLE_SMART>,
|
|
|
+ <SYSC_IDLE_SMART_WKUP>;
|
|
|
+ clocks = <&l4_per_clkctrl OMAP4_SLIMBUS2_CLKCTRL 0>;
|
|
|
+ clock-names = "fck";
|
|
|
#address-cells = <1>;
|
|
|
#size-cells = <1>;
|
|
|
ranges = <0 0x48076000 0x001000>;
|
|
@@ -468,9 +477,15 @@
|
|
|
target-module@4a0db000 {
|
|
|
compatible = "ti,sysc-sr";
|
|
|
ti,hwmods = "smartreflex_iva";
|
|
|
- reg = <0x4a0db000 0x4>,
|
|
|
- <0x4a0db008 0x4>;
|
|
|
- reg-names = "rev", "sysc";
|
|
|
+ reg = <0x4a0db038 0x4>;
|
|
|
+ reg-names = "sysc";
|
|
|
+ ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>;
|
|
|
+ ti,sysc-sidle = <SYSC_IDLE_FORCE>,
|
|
|
+ <SYSC_IDLE_NO>,
|
|
|
+ <SYSC_IDLE_SMART>,
|
|
|
+ <SYSC_IDLE_SMART_WKUP>;
|
|
|
+ clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_IVA_CLKCTRL 0>;
|
|
|
+ clock-names = "fck";
|
|
|
#address-cells = <1>;
|
|
|
#size-cells = <1>;
|
|
|
ranges = <0 0x4a0db000 0x001000>;
|
|
@@ -485,9 +500,15 @@
|
|
|
target-module@4a0dd000 {
|
|
|
compatible = "ti,sysc-sr";
|
|
|
ti,hwmods = "smartreflex_core";
|
|
|
- reg = <0x4a0dd000 0x4>,
|
|
|
- <0x4a0dd008 0x4>;
|
|
|
- reg-names = "rev", "sysc";
|
|
|
+ reg = <0x4a0dd038 0x4>;
|
|
|
+ reg-names = "sysc";
|
|
|
+ ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>;
|
|
|
+ ti,sysc-sidle = <SYSC_IDLE_FORCE>,
|
|
|
+ <SYSC_IDLE_NO>,
|
|
|
+ <SYSC_IDLE_SMART>,
|
|
|
+ <SYSC_IDLE_SMART_WKUP>;
|
|
|
+ clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_CORE_CLKCTRL 0>;
|
|
|
+ clock-names = "fck";
|
|
|
#address-cells = <1>;
|
|
|
#size-cells = <1>;
|
|
|
ranges = <0 0x4a0dd000 0x001000>;
|
|
@@ -502,9 +523,15 @@
|
|
|
target-module@4a0d9000 {
|
|
|
compatible = "ti,sysc-sr";
|
|
|
ti,hwmods = "smartreflex_mpu";
|
|
|
- reg = <0x4a0d9000 0x4>,
|
|
|
- <0x4a0d9008 0x4>;
|
|
|
- reg-names = "rev", "sysc";
|
|
|
+ reg = <0x4a0d9038 0x4>;
|
|
|
+ reg-names = "sysc";
|
|
|
+ ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>;
|
|
|
+ ti,sysc-sidle = <SYSC_IDLE_FORCE>,
|
|
|
+ <SYSC_IDLE_NO>,
|
|
|
+ <SYSC_IDLE_SMART>,
|
|
|
+ <SYSC_IDLE_SMART_WKUP>;
|
|
|
+ clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_MPU_CLKCTRL 0>;
|
|
|
+ clock-names = "fck";
|
|
|
#address-cells = <1>;
|
|
|
#size-cells = <1>;
|
|
|
ranges = <0 0x4a0d9000 0x001000>;
|
|
@@ -725,6 +752,18 @@
|
|
|
reg = <0x52000000 0x4>,
|
|
|
<0x52000010 0x4>;
|
|
|
reg-names = "rev", "sysc";
|
|
|
+ ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
|
|
|
+ ti,sysc-midle = <SYSC_IDLE_FORCE>,
|
|
|
+ <SYSC_IDLE_NO>,
|
|
|
+ <SYSC_IDLE_SMART>,
|
|
|
+ <SYSC_IDLE_SMART_WKUP>;
|
|
|
+ ti,sysc-sidle = <SYSC_IDLE_FORCE>,
|
|
|
+ <SYSC_IDLE_NO>,
|
|
|
+ <SYSC_IDLE_SMART>,
|
|
|
+ <SYSC_IDLE_SMART_WKUP>;
|
|
|
+ ti,sysc-delay-us = <2>;
|
|
|
+ clocks = <&iss_clkctrl OMAP4_ISS_CLKCTRL 0>;
|
|
|
+ clock-names = "fck";
|
|
|
#address-cells = <1>;
|
|
|
#size-cells = <1>;
|
|
|
ranges = <0 0x52000000 0x1000000>;
|
|
@@ -829,8 +868,15 @@
|
|
|
target-module@40128000 {
|
|
|
compatible = "ti,sysc-mcasp";
|
|
|
ti,hwmods = "mcasp";
|
|
|
- reg = <0x40128004 0x4>;
|
|
|
- reg-names = "sysc";
|
|
|
+ reg = <0x40128000 0x4>,
|
|
|
+ <0x40128004 0x4>;
|
|
|
+ reg-names = "rev", "sysc";
|
|
|
+ ti,sysc-sidle = <SYSC_IDLE_FORCE>,
|
|
|
+ <SYSC_IDLE_NO>,
|
|
|
+ <SYSC_IDLE_SMART>,
|
|
|
+ <SYSC_IDLE_SMART_WKUP>;
|
|
|
+ clocks = <&abe_clkctrl OMAP4_MCASP_CLKCTRL 0>;
|
|
|
+ clock-names = "fck";
|
|
|
#address-cells = <1>;
|
|
|
#size-cells = <1>;
|
|
|
ranges = <0x00000000 0x40128000 0x1000>, /* MPU */
|
|
@@ -850,6 +896,13 @@
|
|
|
reg = <0x4012c000 0x4>,
|
|
|
<0x4012c010 0x4>;
|
|
|
reg-names = "rev", "sysc";
|
|
|
+ ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
|
|
|
+ ti,sysc-sidle = <SYSC_IDLE_FORCE>,
|
|
|
+ <SYSC_IDLE_NO>,
|
|
|
+ <SYSC_IDLE_SMART>,
|
|
|
+ <SYSC_IDLE_SMART_WKUP>;
|
|
|
+ clocks = <&abe_clkctrl OMAP4_SLIMBUS1_CLKCTRL 0>;
|
|
|
+ clock-names = "fck";
|
|
|
#address-cells = <1>;
|
|
|
#size-cells = <1>;
|
|
|
ranges = <0x00000000 0x4012c000 0x1000>, /* MPU */
|
|
@@ -864,6 +917,15 @@
|
|
|
reg = <0x401f1000 0x4>,
|
|
|
<0x401f1010 0x4>;
|
|
|
reg-names = "rev", "sysc";
|
|
|
+ ti,sysc-midle = <SYSC_IDLE_FORCE>,
|
|
|
+ <SYSC_IDLE_NO>,
|
|
|
+ <SYSC_IDLE_SMART>,
|
|
|
+ <SYSC_IDLE_SMART_WKUP>;
|
|
|
+ ti,sysc-sidle = <SYSC_IDLE_FORCE>,
|
|
|
+ <SYSC_IDLE_NO>,
|
|
|
+ <SYSC_IDLE_SMART>;
|
|
|
+ clocks = <&abe_clkctrl OMAP4_AESS_CLKCTRL 0>;
|
|
|
+ clock-names = "fck";
|
|
|
#address-cells = <1>;
|
|
|
#size-cells = <1>;
|
|
|
ranges = <0x00000000 0x401f1000 0x1000>, /* MPU */
|
|
@@ -970,6 +1032,16 @@
|
|
|
reg = <0x4a10a000 0x4>,
|
|
|
<0x4a10a010 0x4>;
|
|
|
reg-names = "rev", "sysc";
|
|
|
+ ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
|
|
|
+ ti,sysc-midle = <SYSC_IDLE_FORCE>,
|
|
|
+ <SYSC_IDLE_NO>,
|
|
|
+ <SYSC_IDLE_SMART>;
|
|
|
+ ti,sysc-sidle = <SYSC_IDLE_FORCE>,
|
|
|
+ <SYSC_IDLE_NO>,
|
|
|
+ <SYSC_IDLE_SMART>;
|
|
|
+ ti,sysc-delay-us = <2>;
|
|
|
+ clocks = <&iss_clkctrl OMAP4_FDIF_CLKCTRL 0>;
|
|
|
+ clock-names = "fck";
|
|
|
#address-cells = <1>;
|
|
|
#size-cells = <1>;
|
|
|
ranges = <0 0x4a10a000 0x1000>;
|
|
@@ -1199,6 +1271,16 @@
|
|
|
reg = <0x5601fc00 0x4>,
|
|
|
<0x5601fc10 0x4>;
|
|
|
reg-names = "rev", "sysc";
|
|
|
+ ti,sysc-midle = <SYSC_IDLE_FORCE>,
|
|
|
+ <SYSC_IDLE_NO>,
|
|
|
+ <SYSC_IDLE_SMART>,
|
|
|
+ <SYSC_IDLE_SMART_WKUP>;
|
|
|
+ ti,sysc-sidle = <SYSC_IDLE_FORCE>,
|
|
|
+ <SYSC_IDLE_NO>,
|
|
|
+ <SYSC_IDLE_SMART>,
|
|
|
+ <SYSC_IDLE_SMART_WKUP>;
|
|
|
+ clocks = <&l3_gfx_clkctrl OMAP4_GPU_CLKCTRL 0>;
|
|
|
+ clock-names = "fck";
|
|
|
#address-cells = <1>;
|
|
|
#size-cells = <1>;
|
|
|
ranges = <0 0x56000000 0x2000000>;
|