|
@@ -1471,6 +1471,17 @@ enum punit_power_well {
|
|
|
#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
|
|
|
#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
|
|
|
|
|
|
+/* Fuse readout registers for GT */
|
|
|
+#define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
|
|
|
+#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
|
|
|
+#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
|
|
|
+#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
|
|
|
+#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
|
|
|
+#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
|
|
|
+#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
|
|
|
+#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
|
|
|
+#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
|
|
|
+
|
|
|
#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
|
|
|
#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
|
|
|
#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
|