|
@@ -3414,26 +3414,19 @@ static void ironlake_disable_drps(struct drm_device *dev)
|
|
* ourselves, instead of doing a rmw cycle (which might result in us clearing
|
|
* ourselves, instead of doing a rmw cycle (which might result in us clearing
|
|
* all limits and the gpu stuck at whatever frequency it is at atm).
|
|
* all limits and the gpu stuck at whatever frequency it is at atm).
|
|
*/
|
|
*/
|
|
-static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 *val)
|
|
|
|
|
|
+static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
|
|
{
|
|
{
|
|
u32 limits;
|
|
u32 limits;
|
|
|
|
|
|
- limits = 0;
|
|
|
|
-
|
|
|
|
- if (*val >= dev_priv->rps.max_delay)
|
|
|
|
- *val = dev_priv->rps.max_delay;
|
|
|
|
- limits |= dev_priv->rps.max_delay << 24;
|
|
|
|
-
|
|
|
|
/* Only set the down limit when we've reached the lowest level to avoid
|
|
/* Only set the down limit when we've reached the lowest level to avoid
|
|
* getting more interrupts, otherwise leave this clear. This prevents a
|
|
* getting more interrupts, otherwise leave this clear. This prevents a
|
|
* race in the hw when coming out of rc6: There's a tiny window where
|
|
* race in the hw when coming out of rc6: There's a tiny window where
|
|
* the hw runs at the minimal clock before selecting the desired
|
|
* the hw runs at the minimal clock before selecting the desired
|
|
* frequency, if the down threshold expires in that window we will not
|
|
* frequency, if the down threshold expires in that window we will not
|
|
* receive a down interrupt. */
|
|
* receive a down interrupt. */
|
|
- if (*val <= dev_priv->rps.min_delay) {
|
|
|
|
- *val = dev_priv->rps.min_delay;
|
|
|
|
|
|
+ limits = dev_priv->rps.max_delay << 24;
|
|
|
|
+ if (val <= dev_priv->rps.min_delay)
|
|
limits |= dev_priv->rps.min_delay << 16;
|
|
limits |= dev_priv->rps.min_delay << 16;
|
|
- }
|
|
|
|
|
|
|
|
return limits;
|
|
return limits;
|
|
}
|
|
}
|
|
@@ -3533,7 +3526,6 @@ static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
|
|
void gen6_set_rps(struct drm_device *dev, u8 val)
|
|
void gen6_set_rps(struct drm_device *dev, u8 val)
|
|
{
|
|
{
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
- u32 limits = gen6_rps_limits(dev_priv, &val);
|
|
|
|
|
|
|
|
WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
|
|
WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
|
|
WARN_ON(val > dev_priv->rps.max_delay);
|
|
WARN_ON(val > dev_priv->rps.max_delay);
|
|
@@ -3556,7 +3548,8 @@ void gen6_set_rps(struct drm_device *dev, u8 val)
|
|
/* Make sure we continue to get interrupts
|
|
/* Make sure we continue to get interrupts
|
|
* until we hit the minimum or maximum frequencies.
|
|
* until we hit the minimum or maximum frequencies.
|
|
*/
|
|
*/
|
|
- I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, limits);
|
|
|
|
|
|
+ I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
|
|
|
|
+ gen6_rps_limits(dev_priv, val));
|
|
|
|
|
|
POSTING_READ(GEN6_RPNSWREQ);
|
|
POSTING_READ(GEN6_RPNSWREQ);
|
|
|
|
|
|
@@ -3620,8 +3613,6 @@ void valleyview_set_rps(struct drm_device *dev, u8 val)
|
|
{
|
|
{
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
|
|
- gen6_rps_limits(dev_priv, &val);
|
|
|
|
-
|
|
|
|
WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
|
|
WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
|
|
WARN_ON(val > dev_priv->rps.max_delay);
|
|
WARN_ON(val > dev_priv->rps.max_delay);
|
|
WARN_ON(val < dev_priv->rps.min_delay);
|
|
WARN_ON(val < dev_priv->rps.min_delay);
|