|
@@ -29,7 +29,10 @@
|
|
|
#include <linux/phy.h>
|
|
|
#include <net/dsa.h>
|
|
|
#include <net/switchdev.h>
|
|
|
+
|
|
|
#include "mv88e6xxx.h"
|
|
|
+#include "global1.h"
|
|
|
+#include "global2.h"
|
|
|
|
|
|
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
|
|
|
{
|
|
@@ -95,7 +98,7 @@ static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
-static const struct mv88e6xxx_ops mv88e6xxx_smi_single_chip_ops = {
|
|
|
+static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
|
|
|
.read = mv88e6xxx_smi_single_chip_read,
|
|
|
.write = mv88e6xxx_smi_single_chip_write,
|
|
|
};
|
|
@@ -177,13 +180,12 @@ static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
-static const struct mv88e6xxx_ops mv88e6xxx_smi_multi_chip_ops = {
|
|
|
+static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
|
|
|
.read = mv88e6xxx_smi_multi_chip_read,
|
|
|
.write = mv88e6xxx_smi_multi_chip_write,
|
|
|
};
|
|
|
|
|
|
-static int mv88e6xxx_read(struct mv88e6xxx_chip *chip,
|
|
|
- int addr, int reg, u16 *val)
|
|
|
+int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
|
|
|
{
|
|
|
int err;
|
|
|
|
|
@@ -199,8 +201,7 @@ static int mv88e6xxx_read(struct mv88e6xxx_chip *chip,
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
-static int mv88e6xxx_write(struct mv88e6xxx_chip *chip,
|
|
|
- int addr, int reg, u16 val)
|
|
|
+int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
|
|
|
{
|
|
|
int err;
|
|
|
|
|
@@ -216,89 +217,172 @@ static int mv88e6xxx_write(struct mv88e6xxx_chip *chip,
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
-/* Indirect write to single pointer-data register with an Update bit */
|
|
|
-static int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg,
|
|
|
- u16 update)
|
|
|
+static int mv88e6xxx_port_read(struct mv88e6xxx_chip *chip, int port, int reg,
|
|
|
+ u16 *val)
|
|
|
{
|
|
|
- u16 val;
|
|
|
- int i, err;
|
|
|
+ int addr = chip->info->port_base_addr + port;
|
|
|
|
|
|
- /* Wait until the previous operation is completed */
|
|
|
- for (i = 0; i < 16; ++i) {
|
|
|
- err = mv88e6xxx_read(chip, addr, reg, &val);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
+ return mv88e6xxx_read(chip, addr, reg, val);
|
|
|
+}
|
|
|
|
|
|
- if (!(val & BIT(15)))
|
|
|
- break;
|
|
|
+static int mv88e6xxx_port_write(struct mv88e6xxx_chip *chip, int port, int reg,
|
|
|
+ u16 val)
|
|
|
+{
|
|
|
+ int addr = chip->info->port_base_addr + port;
|
|
|
+
|
|
|
+ return mv88e6xxx_write(chip, addr, reg, val);
|
|
|
+}
|
|
|
+
|
|
|
+static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
|
|
|
+ int reg, u16 *val)
|
|
|
+{
|
|
|
+ int addr = phy; /* PHY devices addresses start at 0x0 */
|
|
|
+
|
|
|
+ if (!chip->info->ops->phy_read)
|
|
|
+ return -EOPNOTSUPP;
|
|
|
+
|
|
|
+ return chip->info->ops->phy_read(chip, addr, reg, val);
|
|
|
+}
|
|
|
+
|
|
|
+static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
|
|
|
+ int reg, u16 val)
|
|
|
+{
|
|
|
+ int addr = phy; /* PHY devices addresses start at 0x0 */
|
|
|
+
|
|
|
+ if (!chip->info->ops->phy_write)
|
|
|
+ return -EOPNOTSUPP;
|
|
|
+
|
|
|
+ return chip->info->ops->phy_write(chip, addr, reg, val);
|
|
|
+}
|
|
|
+
|
|
|
+static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
|
|
|
+{
|
|
|
+ if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
|
|
|
+ return -EOPNOTSUPP;
|
|
|
+
|
|
|
+ return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
|
|
|
+}
|
|
|
+
|
|
|
+static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
|
|
|
+{
|
|
|
+ int err;
|
|
|
+
|
|
|
+ /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
|
|
|
+ err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
|
|
|
+ if (unlikely(err)) {
|
|
|
+ dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
|
|
|
+ phy, err);
|
|
|
}
|
|
|
+}
|
|
|
|
|
|
- if (i == 16)
|
|
|
- return -ETIMEDOUT;
|
|
|
+static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
|
|
|
+ u8 page, int reg, u16 *val)
|
|
|
+{
|
|
|
+ int err;
|
|
|
|
|
|
- /* Set the Update bit to trigger a write operation */
|
|
|
- val = BIT(15) | update;
|
|
|
+ /* There is no paging for registers 22 */
|
|
|
+ if (reg == PHY_PAGE)
|
|
|
+ return -EINVAL;
|
|
|
|
|
|
- return mv88e6xxx_write(chip, addr, reg, val);
|
|
|
+ err = mv88e6xxx_phy_page_get(chip, phy, page);
|
|
|
+ if (!err) {
|
|
|
+ err = mv88e6xxx_phy_read(chip, phy, reg, val);
|
|
|
+ mv88e6xxx_phy_page_put(chip, phy);
|
|
|
+ }
|
|
|
+
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
-static int _mv88e6xxx_reg_read(struct mv88e6xxx_chip *chip, int addr, int reg)
|
|
|
+static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
|
|
|
+ u8 page, int reg, u16 val)
|
|
|
{
|
|
|
- u16 val;
|
|
|
int err;
|
|
|
|
|
|
- err = mv88e6xxx_read(chip, addr, reg, &val);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
+ /* There is no paging for registers 22 */
|
|
|
+ if (reg == PHY_PAGE)
|
|
|
+ return -EINVAL;
|
|
|
+
|
|
|
+ err = mv88e6xxx_phy_page_get(chip, phy, page);
|
|
|
+ if (!err) {
|
|
|
+ err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
|
|
|
+ mv88e6xxx_phy_page_put(chip, phy);
|
|
|
+ }
|
|
|
|
|
|
- return val;
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
-static int _mv88e6xxx_reg_write(struct mv88e6xxx_chip *chip, int addr,
|
|
|
- int reg, u16 val)
|
|
|
+static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
|
|
|
{
|
|
|
- return mv88e6xxx_write(chip, addr, reg, val);
|
|
|
+ return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
|
|
|
+ reg, val);
|
|
|
}
|
|
|
|
|
|
-static int mv88e6xxx_mdio_read_direct(struct mv88e6xxx_chip *chip,
|
|
|
- int addr, int regnum)
|
|
|
+static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
|
|
|
{
|
|
|
- if (addr >= 0)
|
|
|
- return _mv88e6xxx_reg_read(chip, addr, regnum);
|
|
|
- return 0xffff;
|
|
|
+ return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
|
|
|
+ reg, val);
|
|
|
}
|
|
|
|
|
|
-static int mv88e6xxx_mdio_write_direct(struct mv88e6xxx_chip *chip,
|
|
|
- int addr, int regnum, u16 val)
|
|
|
+int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
|
|
|
{
|
|
|
- if (addr >= 0)
|
|
|
- return _mv88e6xxx_reg_write(chip, addr, regnum, val);
|
|
|
- return 0;
|
|
|
+ int i;
|
|
|
+
|
|
|
+ for (i = 0; i < 16; i++) {
|
|
|
+ u16 val;
|
|
|
+ int err;
|
|
|
+
|
|
|
+ err = mv88e6xxx_read(chip, addr, reg, &val);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
+
|
|
|
+ if (!(val & mask))
|
|
|
+ return 0;
|
|
|
+
|
|
|
+ usleep_range(1000, 2000);
|
|
|
+ }
|
|
|
+
|
|
|
+ dev_err(chip->dev, "Timeout while waiting for switch\n");
|
|
|
+ return -ETIMEDOUT;
|
|
|
+}
|
|
|
+
|
|
|
+/* Indirect write to single pointer-data register with an Update bit */
|
|
|
+int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
|
|
|
+{
|
|
|
+ u16 val;
|
|
|
+ int err;
|
|
|
+
|
|
|
+ /* Wait until the previous operation is completed */
|
|
|
+ err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
+
|
|
|
+ /* Set the Update bit to trigger a write operation */
|
|
|
+ val = BIT(15) | update;
|
|
|
+
|
|
|
+ return mv88e6xxx_write(chip, addr, reg, val);
|
|
|
}
|
|
|
|
|
|
static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
|
|
|
{
|
|
|
- int ret;
|
|
|
- unsigned long timeout;
|
|
|
+ u16 val;
|
|
|
+ int i, err;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_CONTROL);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL,
|
|
|
- ret & ~GLOBAL_CONTROL_PPU_ENABLE);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
|
|
|
+ val & ~GLOBAL_CONTROL_PPU_ENABLE);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- timeout = jiffies + 1 * HZ;
|
|
|
- while (time_before(jiffies, timeout)) {
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATUS);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ for (i = 0; i < 16; i++) {
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
usleep_range(1000, 2000);
|
|
|
- if ((ret & GLOBAL_STATUS_PPU_MASK) !=
|
|
|
- GLOBAL_STATUS_PPU_POLLING)
|
|
|
+ if ((val & GLOBAL_STATUS_PPU_MASK) != GLOBAL_STATUS_PPU_POLLING)
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
@@ -307,27 +391,25 @@ static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
|
|
|
|
|
|
static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
|
|
|
{
|
|
|
- int ret, err;
|
|
|
- unsigned long timeout;
|
|
|
+ u16 val;
|
|
|
+ int i, err;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_CONTROL);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL,
|
|
|
- ret | GLOBAL_CONTROL_PPU_ENABLE);
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
|
|
|
+ val | GLOBAL_CONTROL_PPU_ENABLE);
|
|
|
if (err)
|
|
|
return err;
|
|
|
|
|
|
- timeout = jiffies + 1 * HZ;
|
|
|
- while (time_before(jiffies, timeout)) {
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATUS);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ for (i = 0; i < 16; i++) {
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
usleep_range(1000, 2000);
|
|
|
- if ((ret & GLOBAL_STATUS_PPU_MASK) ==
|
|
|
- GLOBAL_STATUS_PPU_POLLING)
|
|
|
+ if ((val & GLOBAL_STATUS_PPU_MASK) == GLOBAL_STATUS_PPU_POLLING)
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
@@ -400,32 +482,37 @@ static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
|
|
|
chip->ppu_timer.function = mv88e6xxx_ppu_reenable_timer;
|
|
|
}
|
|
|
|
|
|
-static int mv88e6xxx_mdio_read_ppu(struct mv88e6xxx_chip *chip, int addr,
|
|
|
- int regnum)
|
|
|
+static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
|
|
|
{
|
|
|
- int ret;
|
|
|
+ del_timer_sync(&chip->ppu_timer);
|
|
|
+}
|
|
|
+
|
|
|
+static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
|
|
|
+ int reg, u16 *val)
|
|
|
+{
|
|
|
+ int err;
|
|
|
|
|
|
- ret = mv88e6xxx_ppu_access_get(chip);
|
|
|
- if (ret >= 0) {
|
|
|
- ret = _mv88e6xxx_reg_read(chip, addr, regnum);
|
|
|
+ err = mv88e6xxx_ppu_access_get(chip);
|
|
|
+ if (!err) {
|
|
|
+ err = mv88e6xxx_read(chip, addr, reg, val);
|
|
|
mv88e6xxx_ppu_access_put(chip);
|
|
|
}
|
|
|
|
|
|
- return ret;
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
-static int mv88e6xxx_mdio_write_ppu(struct mv88e6xxx_chip *chip, int addr,
|
|
|
- int regnum, u16 val)
|
|
|
+static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
|
|
|
+ int reg, u16 val)
|
|
|
{
|
|
|
- int ret;
|
|
|
+ int err;
|
|
|
|
|
|
- ret = mv88e6xxx_ppu_access_get(chip);
|
|
|
- if (ret >= 0) {
|
|
|
- ret = _mv88e6xxx_reg_write(chip, addr, regnum, val);
|
|
|
+ err = mv88e6xxx_ppu_access_get(chip);
|
|
|
+ if (!err) {
|
|
|
+ err = mv88e6xxx_write(chip, addr, reg, val);
|
|
|
mv88e6xxx_ppu_access_put(chip);
|
|
|
}
|
|
|
|
|
|
- return ret;
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
static bool mv88e6xxx_6065_family(struct mv88e6xxx_chip *chip)
|
|
@@ -468,21 +555,6 @@ static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
|
|
|
return chip->info->family == MV88E6XXX_FAMILY_6352;
|
|
|
}
|
|
|
|
|
|
-static unsigned int mv88e6xxx_num_databases(struct mv88e6xxx_chip *chip)
|
|
|
-{
|
|
|
- return chip->info->num_databases;
|
|
|
-}
|
|
|
-
|
|
|
-static bool mv88e6xxx_has_fid_reg(struct mv88e6xxx_chip *chip)
|
|
|
-{
|
|
|
- /* Does the device have dedicated FID registers for ATU and VTU ops? */
|
|
|
- if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
|
|
|
- mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip))
|
|
|
- return true;
|
|
|
-
|
|
|
- return false;
|
|
|
-}
|
|
|
-
|
|
|
/* We expect the switch to perform auto negotiation if there is a real
|
|
|
* phy. However, in the case of a fixed link phy, we force the port
|
|
|
* settings from the fixed link settings.
|
|
@@ -490,24 +562,24 @@ static bool mv88e6xxx_has_fid_reg(struct mv88e6xxx_chip *chip)
|
|
|
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
|
|
|
struct phy_device *phydev)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
- u32 reg;
|
|
|
- int ret;
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
+ u16 reg;
|
|
|
+ int err;
|
|
|
|
|
|
if (!phy_is_pseudo_fixed_link(phydev))
|
|
|
return;
|
|
|
|
|
|
mutex_lock(&chip->reg_lock);
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_PCS_CTRL);
|
|
|
- if (ret < 0)
|
|
|
+ err = mv88e6xxx_port_read(chip, port, PORT_PCS_CTRL, ®);
|
|
|
+ if (err)
|
|
|
goto out;
|
|
|
|
|
|
- reg = ret & ~(PORT_PCS_CTRL_LINK_UP |
|
|
|
- PORT_PCS_CTRL_FORCE_LINK |
|
|
|
- PORT_PCS_CTRL_DUPLEX_FULL |
|
|
|
- PORT_PCS_CTRL_FORCE_DUPLEX |
|
|
|
- PORT_PCS_CTRL_UNFORCED);
|
|
|
+ reg &= ~(PORT_PCS_CTRL_LINK_UP |
|
|
|
+ PORT_PCS_CTRL_FORCE_LINK |
|
|
|
+ PORT_PCS_CTRL_DUPLEX_FULL |
|
|
|
+ PORT_PCS_CTRL_FORCE_DUPLEX |
|
|
|
+ PORT_PCS_CTRL_UNFORCED);
|
|
|
|
|
|
reg |= PORT_PCS_CTRL_FORCE_LINK;
|
|
|
if (phydev->link)
|
|
@@ -536,7 +608,7 @@ static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
|
|
|
reg |= PORT_PCS_CTRL_DUPLEX_FULL;
|
|
|
|
|
|
if ((mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip)) &&
|
|
|
- (port >= chip->info->num_ports - 2)) {
|
|
|
+ (port >= mv88e6xxx_num_ports(chip) - 2)) {
|
|
|
if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
|
|
|
reg |= PORT_PCS_CTRL_RGMII_DELAY_RXCLK;
|
|
|
if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
|
|
@@ -545,7 +617,7 @@ static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
|
|
|
reg |= (PORT_PCS_CTRL_RGMII_DELAY_RXCLK |
|
|
|
PORT_PCS_CTRL_RGMII_DELAY_TXCLK);
|
|
|
}
|
|
|
- _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_PCS_CTRL, reg);
|
|
|
+ mv88e6xxx_port_write(chip, port, PORT_PCS_CTRL, reg);
|
|
|
|
|
|
out:
|
|
|
mutex_unlock(&chip->reg_lock);
|
|
@@ -553,12 +625,12 @@ out:
|
|
|
|
|
|
static int _mv88e6xxx_stats_wait(struct mv88e6xxx_chip *chip)
|
|
|
{
|
|
|
- int ret;
|
|
|
- int i;
|
|
|
+ u16 val;
|
|
|
+ int i, err;
|
|
|
|
|
|
for (i = 0; i < 10; i++) {
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATS_OP);
|
|
|
- if ((ret & GLOBAL_STATS_OP_BUSY) == 0)
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_OP, &val);
|
|
|
+ if ((val & GLOBAL_STATS_OP_BUSY) == 0)
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
@@ -567,55 +639,52 @@ static int _mv88e6xxx_stats_wait(struct mv88e6xxx_chip *chip)
|
|
|
|
|
|
static int _mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
|
|
|
{
|
|
|
- int ret;
|
|
|
+ int err;
|
|
|
|
|
|
if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
|
|
|
port = (port + 1) << 5;
|
|
|
|
|
|
/* Snapshot the hardware statistics counters for this port. */
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_STATS_OP,
|
|
|
- GLOBAL_STATS_OP_CAPTURE_PORT |
|
|
|
- GLOBAL_STATS_OP_HIST_RX_TX | port);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
|
|
|
+ GLOBAL_STATS_OP_CAPTURE_PORT |
|
|
|
+ GLOBAL_STATS_OP_HIST_RX_TX | port);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
/* Wait for the snapshotting to complete. */
|
|
|
- ret = _mv88e6xxx_stats_wait(chip);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
-
|
|
|
- return 0;
|
|
|
+ return _mv88e6xxx_stats_wait(chip);
|
|
|
}
|
|
|
|
|
|
static void _mv88e6xxx_stats_read(struct mv88e6xxx_chip *chip,
|
|
|
int stat, u32 *val)
|
|
|
{
|
|
|
- u32 _val;
|
|
|
- int ret;
|
|
|
+ u32 value;
|
|
|
+ u16 reg;
|
|
|
+ int err;
|
|
|
|
|
|
*val = 0;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_STATS_OP,
|
|
|
- GLOBAL_STATS_OP_READ_CAPTURED |
|
|
|
- GLOBAL_STATS_OP_HIST_RX_TX | stat);
|
|
|
- if (ret < 0)
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
|
|
|
+ GLOBAL_STATS_OP_READ_CAPTURED |
|
|
|
+ GLOBAL_STATS_OP_HIST_RX_TX | stat);
|
|
|
+ if (err)
|
|
|
return;
|
|
|
|
|
|
- ret = _mv88e6xxx_stats_wait(chip);
|
|
|
- if (ret < 0)
|
|
|
+ err = _mv88e6xxx_stats_wait(chip);
|
|
|
+ if (err)
|
|
|
return;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATS_COUNTER_32);
|
|
|
- if (ret < 0)
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_COUNTER_32, ®);
|
|
|
+ if (err)
|
|
|
return;
|
|
|
|
|
|
- _val = ret << 16;
|
|
|
+ value = reg << 16;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATS_COUNTER_01);
|
|
|
- if (ret < 0)
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_COUNTER_01, ®);
|
|
|
+ if (err)
|
|
|
return;
|
|
|
|
|
|
- *val = _val | ret;
|
|
|
+ *val = value | reg;
|
|
|
}
|
|
|
|
|
|
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
|
|
@@ -705,22 +774,22 @@ static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
|
|
|
{
|
|
|
u32 low;
|
|
|
u32 high = 0;
|
|
|
- int ret;
|
|
|
+ int err;
|
|
|
+ u16 reg;
|
|
|
u64 value;
|
|
|
|
|
|
switch (s->type) {
|
|
|
case PORT:
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), s->reg);
|
|
|
- if (ret < 0)
|
|
|
+ err = mv88e6xxx_port_read(chip, port, s->reg, ®);
|
|
|
+ if (err)
|
|
|
return UINT64_MAX;
|
|
|
|
|
|
- low = ret;
|
|
|
+ low = reg;
|
|
|
if (s->sizeof_stat == 4) {
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_PORT(port),
|
|
|
- s->reg + 1);
|
|
|
- if (ret < 0)
|
|
|
+ err = mv88e6xxx_port_read(chip, port, s->reg + 1, ®);
|
|
|
+ if (err)
|
|
|
return UINT64_MAX;
|
|
|
- high = ret;
|
|
|
+ high = reg;
|
|
|
}
|
|
|
break;
|
|
|
case BANK0:
|
|
@@ -736,7 +805,7 @@ static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
|
|
|
static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
|
|
|
uint8_t *data)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
struct mv88e6xxx_hw_stat *stat;
|
|
|
int i, j;
|
|
|
|
|
@@ -752,7 +821,7 @@ static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
|
|
|
|
|
|
static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
struct mv88e6xxx_hw_stat *stat;
|
|
|
int i, j;
|
|
|
|
|
@@ -767,7 +836,7 @@ static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
|
|
|
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
|
|
|
uint64_t *data)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
struct mv88e6xxx_hw_stat *stat;
|
|
|
int ret;
|
|
|
int i, j;
|
|
@@ -798,7 +867,9 @@ static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
|
|
|
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
|
|
|
struct ethtool_regs *regs, void *_p)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
+ int err;
|
|
|
+ u16 reg;
|
|
|
u16 *p = _p;
|
|
|
int i;
|
|
|
|
|
@@ -809,170 +880,106 @@ static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
|
|
|
mutex_lock(&chip->reg_lock);
|
|
|
|
|
|
for (i = 0; i < 32; i++) {
|
|
|
- int ret;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), i);
|
|
|
- if (ret >= 0)
|
|
|
- p[i] = ret;
|
|
|
+ err = mv88e6xxx_port_read(chip, port, i, ®);
|
|
|
+ if (!err)
|
|
|
+ p[i] = reg;
|
|
|
}
|
|
|
|
|
|
mutex_unlock(&chip->reg_lock);
|
|
|
}
|
|
|
|
|
|
-static int _mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int reg, int offset,
|
|
|
- u16 mask)
|
|
|
-{
|
|
|
- unsigned long timeout = jiffies + HZ / 10;
|
|
|
-
|
|
|
- while (time_before(jiffies, timeout)) {
|
|
|
- int ret;
|
|
|
-
|
|
|
- ret = _mv88e6xxx_reg_read(chip, reg, offset);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
- if (!(ret & mask))
|
|
|
- return 0;
|
|
|
-
|
|
|
- usleep_range(1000, 2000);
|
|
|
- }
|
|
|
- return -ETIMEDOUT;
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_mdio_wait(struct mv88e6xxx_chip *chip)
|
|
|
-{
|
|
|
- return _mv88e6xxx_wait(chip, REG_GLOBAL2, GLOBAL2_SMI_OP,
|
|
|
- GLOBAL2_SMI_OP_BUSY);
|
|
|
-}
|
|
|
-
|
|
|
static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
|
|
|
{
|
|
|
- return _mv88e6xxx_wait(chip, REG_GLOBAL, GLOBAL_ATU_OP,
|
|
|
- GLOBAL_ATU_OP_BUSY);
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_mdio_read_indirect(struct mv88e6xxx_chip *chip,
|
|
|
- int addr, int regnum)
|
|
|
-{
|
|
|
- int ret;
|
|
|
-
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL2, GLOBAL2_SMI_OP,
|
|
|
- GLOBAL2_SMI_OP_22_READ | (addr << 5) |
|
|
|
- regnum);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
-
|
|
|
- ret = mv88e6xxx_mdio_wait(chip);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
-
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL2, GLOBAL2_SMI_DATA);
|
|
|
-
|
|
|
- return ret;
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_mdio_write_indirect(struct mv88e6xxx_chip *chip,
|
|
|
- int addr, int regnum, u16 val)
|
|
|
-{
|
|
|
- int ret;
|
|
|
-
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL2, GLOBAL2_SMI_DATA, val);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
-
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL2, GLOBAL2_SMI_OP,
|
|
|
- GLOBAL2_SMI_OP_22_WRITE | (addr << 5) |
|
|
|
- regnum);
|
|
|
-
|
|
|
- return mv88e6xxx_mdio_wait(chip);
|
|
|
+ return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
|
|
|
}
|
|
|
|
|
|
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
|
|
|
struct ethtool_eee *e)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
- int reg;
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
+ u16 reg;
|
|
|
+ int err;
|
|
|
|
|
|
if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
|
|
|
return -EOPNOTSUPP;
|
|
|
|
|
|
mutex_lock(&chip->reg_lock);
|
|
|
|
|
|
- reg = mv88e6xxx_mdio_read_indirect(chip, port, 16);
|
|
|
- if (reg < 0)
|
|
|
+ err = mv88e6xxx_phy_read(chip, port, 16, ®);
|
|
|
+ if (err)
|
|
|
goto out;
|
|
|
|
|
|
e->eee_enabled = !!(reg & 0x0200);
|
|
|
e->tx_lpi_enabled = !!(reg & 0x0100);
|
|
|
|
|
|
- reg = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_STATUS);
|
|
|
- if (reg < 0)
|
|
|
+ err = mv88e6xxx_port_read(chip, port, PORT_STATUS, ®);
|
|
|
+ if (err)
|
|
|
goto out;
|
|
|
|
|
|
e->eee_active = !!(reg & PORT_STATUS_EEE);
|
|
|
- reg = 0;
|
|
|
-
|
|
|
out:
|
|
|
mutex_unlock(&chip->reg_lock);
|
|
|
- return reg;
|
|
|
+
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
|
|
|
struct phy_device *phydev, struct ethtool_eee *e)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
- int reg;
|
|
|
- int ret;
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
+ u16 reg;
|
|
|
+ int err;
|
|
|
|
|
|
if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
|
|
|
return -EOPNOTSUPP;
|
|
|
|
|
|
mutex_lock(&chip->reg_lock);
|
|
|
|
|
|
- ret = mv88e6xxx_mdio_read_indirect(chip, port, 16);
|
|
|
- if (ret < 0)
|
|
|
+ err = mv88e6xxx_phy_read(chip, port, 16, ®);
|
|
|
+ if (err)
|
|
|
goto out;
|
|
|
|
|
|
- reg = ret & ~0x0300;
|
|
|
+ reg &= ~0x0300;
|
|
|
if (e->eee_enabled)
|
|
|
reg |= 0x0200;
|
|
|
if (e->tx_lpi_enabled)
|
|
|
reg |= 0x0100;
|
|
|
|
|
|
- ret = mv88e6xxx_mdio_write_indirect(chip, port, 16, reg);
|
|
|
+ err = mv88e6xxx_phy_write(chip, port, 16, reg);
|
|
|
out:
|
|
|
mutex_unlock(&chip->reg_lock);
|
|
|
|
|
|
- return ret;
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
|
|
|
{
|
|
|
- int ret;
|
|
|
+ u16 val;
|
|
|
+ int err;
|
|
|
|
|
|
- if (mv88e6xxx_has_fid_reg(chip)) {
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_FID,
|
|
|
- fid);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
} else if (mv88e6xxx_num_databases(chip) == 256) {
|
|
|
/* ATU DBNum[7:4] are located in ATU Control 15:12 */
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL,
|
|
|
- (ret & 0xfff) |
|
|
|
- ((fid << 8) & 0xf000));
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
|
|
|
+ (val & 0xfff) | ((fid << 8) & 0xf000));
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
/* ATU DBNum[3:0] are located in ATU Operation 3:0 */
|
|
|
cmd |= fid & 0xf;
|
|
|
}
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_OP, cmd);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
return _mv88e6xxx_atu_wait(chip);
|
|
|
}
|
|
@@ -997,7 +1004,7 @@ static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
|
|
|
data |= (entry->portv_trunkid << shift) & mask;
|
|
|
}
|
|
|
|
|
|
- return _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_DATA, data);
|
|
|
+ return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
|
|
|
}
|
|
|
|
|
|
static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
|
|
@@ -1073,57 +1080,45 @@ static int _mv88e6xxx_port_state(struct mv88e6xxx_chip *chip, int port,
|
|
|
u8 state)
|
|
|
{
|
|
|
struct dsa_switch *ds = chip->ds;
|
|
|
- int reg, ret = 0;
|
|
|
+ u16 reg;
|
|
|
+ int err;
|
|
|
u8 oldstate;
|
|
|
|
|
|
- reg = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_CONTROL);
|
|
|
- if (reg < 0)
|
|
|
- return reg;
|
|
|
+ err = mv88e6xxx_port_read(chip, port, PORT_CONTROL, ®);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
oldstate = reg & PORT_CONTROL_STATE_MASK;
|
|
|
|
|
|
- if (oldstate != state) {
|
|
|
- /* Flush forwarding database if we're moving a port
|
|
|
- * from Learning or Forwarding state to Disabled or
|
|
|
- * Blocking or Listening state.
|
|
|
- */
|
|
|
- if ((oldstate == PORT_CONTROL_STATE_LEARNING ||
|
|
|
- oldstate == PORT_CONTROL_STATE_FORWARDING) &&
|
|
|
- (state == PORT_CONTROL_STATE_DISABLED ||
|
|
|
- state == PORT_CONTROL_STATE_BLOCKING)) {
|
|
|
- ret = _mv88e6xxx_atu_remove(chip, 0, port, false);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
- }
|
|
|
+ reg &= ~PORT_CONTROL_STATE_MASK;
|
|
|
+ reg |= state;
|
|
|
|
|
|
- reg = (reg & ~PORT_CONTROL_STATE_MASK) | state;
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL,
|
|
|
- reg);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- netdev_dbg(ds->ports[port].netdev, "PortState %s (was %s)\n",
|
|
|
- mv88e6xxx_port_state_names[state],
|
|
|
- mv88e6xxx_port_state_names[oldstate]);
|
|
|
- }
|
|
|
+ netdev_dbg(ds->ports[port].netdev, "PortState %s (was %s)\n",
|
|
|
+ mv88e6xxx_port_state_names[state],
|
|
|
+ mv88e6xxx_port_state_names[oldstate]);
|
|
|
|
|
|
- return ret;
|
|
|
+ return 0;
|
|
|
}
|
|
|
|
|
|
static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
|
|
|
{
|
|
|
struct net_device *bridge = chip->ports[port].bridge_dev;
|
|
|
- const u16 mask = (1 << chip->info->num_ports) - 1;
|
|
|
+ const u16 mask = (1 << mv88e6xxx_num_ports(chip)) - 1;
|
|
|
struct dsa_switch *ds = chip->ds;
|
|
|
u16 output_ports = 0;
|
|
|
- int reg;
|
|
|
+ u16 reg;
|
|
|
+ int err;
|
|
|
int i;
|
|
|
|
|
|
/* allow CPU port or DSA link(s) to send frames to every port */
|
|
|
if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
|
|
|
output_ports = mask;
|
|
|
} else {
|
|
|
- for (i = 0; i < chip->info->num_ports; ++i) {
|
|
|
+ for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
|
|
|
/* allow sending frames to every group member */
|
|
|
if (bridge && chip->ports[i].bridge_dev == bridge)
|
|
|
output_ports |= BIT(i);
|
|
@@ -1137,20 +1132,20 @@ static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
|
|
|
/* prevent frames from going back out of the port they came in on */
|
|
|
output_ports &= ~BIT(port);
|
|
|
|
|
|
- reg = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_BASE_VLAN);
|
|
|
- if (reg < 0)
|
|
|
- return reg;
|
|
|
+ err = mv88e6xxx_port_read(chip, port, PORT_BASE_VLAN, ®);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
reg &= ~mask;
|
|
|
reg |= output_ports & mask;
|
|
|
|
|
|
- return _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_BASE_VLAN, reg);
|
|
|
+ return mv88e6xxx_port_write(chip, port, PORT_BASE_VLAN, reg);
|
|
|
}
|
|
|
|
|
|
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
|
|
|
u8 state)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
int stp_state;
|
|
|
int err;
|
|
|
|
|
@@ -1181,27 +1176,39 @@ static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
|
|
|
mv88e6xxx_port_state_names[stp_state]);
|
|
|
}
|
|
|
|
|
|
+static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
|
|
|
+{
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
+ int err;
|
|
|
+
|
|
|
+ mutex_lock(&chip->reg_lock);
|
|
|
+ err = _mv88e6xxx_atu_remove(chip, 0, port, false);
|
|
|
+ mutex_unlock(&chip->reg_lock);
|
|
|
+
|
|
|
+ if (err)
|
|
|
+ netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
|
|
|
+}
|
|
|
+
|
|
|
static int _mv88e6xxx_port_pvid(struct mv88e6xxx_chip *chip, int port,
|
|
|
u16 *new, u16 *old)
|
|
|
{
|
|
|
struct dsa_switch *ds = chip->ds;
|
|
|
- u16 pvid;
|
|
|
- int ret;
|
|
|
+ u16 pvid, reg;
|
|
|
+ int err;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_DEFAULT_VLAN);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_read(chip, port, PORT_DEFAULT_VLAN, ®);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- pvid = ret & PORT_DEFAULT_VLAN_MASK;
|
|
|
+ pvid = reg & PORT_DEFAULT_VLAN_MASK;
|
|
|
|
|
|
if (new) {
|
|
|
- ret &= ~PORT_DEFAULT_VLAN_MASK;
|
|
|
- ret |= *new & PORT_DEFAULT_VLAN_MASK;
|
|
|
+ reg &= ~PORT_DEFAULT_VLAN_MASK;
|
|
|
+ reg |= *new & PORT_DEFAULT_VLAN_MASK;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
|
|
|
- PORT_DEFAULT_VLAN, ret);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, reg);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
netdev_dbg(ds->ports[port].netdev,
|
|
|
"DefaultVID %d (was %d)\n", *new, pvid);
|
|
@@ -1227,17 +1234,16 @@ static int _mv88e6xxx_port_pvid_set(struct mv88e6xxx_chip *chip,
|
|
|
|
|
|
static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
|
|
|
{
|
|
|
- return _mv88e6xxx_wait(chip, REG_GLOBAL, GLOBAL_VTU_OP,
|
|
|
- GLOBAL_VTU_OP_BUSY);
|
|
|
+ return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
|
|
|
}
|
|
|
|
|
|
static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
|
|
|
{
|
|
|
- int ret;
|
|
|
+ int err;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_OP, op);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
return _mv88e6xxx_vtu_wait(chip);
|
|
|
}
|
|
@@ -1254,23 +1260,21 @@ static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
|
|
|
}
|
|
|
|
|
|
static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
|
|
|
- struct mv88e6xxx_vtu_stu_entry *entry,
|
|
|
+ struct mv88e6xxx_vtu_entry *entry,
|
|
|
unsigned int nibble_offset)
|
|
|
{
|
|
|
u16 regs[3];
|
|
|
- int i;
|
|
|
- int ret;
|
|
|
+ int i, err;
|
|
|
|
|
|
for (i = 0; i < 3; ++i) {
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
|
|
|
- GLOBAL_VTU_DATA_0_3 + i);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ u16 *reg = ®s[i];
|
|
|
|
|
|
- regs[i] = ret;
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
- for (i = 0; i < chip->info->num_ports; ++i) {
|
|
|
+ for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
|
|
|
unsigned int shift = (i % 4) * 4 + nibble_offset;
|
|
|
u16 reg = regs[i / 4];
|
|
|
|
|
@@ -1281,26 +1285,25 @@ static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
|
|
|
}
|
|
|
|
|
|
static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
|
|
|
- struct mv88e6xxx_vtu_stu_entry *entry)
|
|
|
+ struct mv88e6xxx_vtu_entry *entry)
|
|
|
{
|
|
|
return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
|
|
|
}
|
|
|
|
|
|
static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
|
|
|
- struct mv88e6xxx_vtu_stu_entry *entry)
|
|
|
+ struct mv88e6xxx_vtu_entry *entry)
|
|
|
{
|
|
|
return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
|
|
|
}
|
|
|
|
|
|
static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
|
|
|
- struct mv88e6xxx_vtu_stu_entry *entry,
|
|
|
+ struct mv88e6xxx_vtu_entry *entry,
|
|
|
unsigned int nibble_offset)
|
|
|
{
|
|
|
u16 regs[3] = { 0 };
|
|
|
- int i;
|
|
|
- int ret;
|
|
|
+ int i, err;
|
|
|
|
|
|
- for (i = 0; i < chip->info->num_ports; ++i) {
|
|
|
+ for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
|
|
|
unsigned int shift = (i % 4) * 4 + nibble_offset;
|
|
|
u8 data = entry->data[i];
|
|
|
|
|
@@ -1308,86 +1311,85 @@ static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
|
|
|
}
|
|
|
|
|
|
for (i = 0; i < 3; ++i) {
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL,
|
|
|
- GLOBAL_VTU_DATA_0_3 + i, regs[i]);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ u16 reg = regs[i];
|
|
|
+
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
|
|
|
- struct mv88e6xxx_vtu_stu_entry *entry)
|
|
|
+ struct mv88e6xxx_vtu_entry *entry)
|
|
|
{
|
|
|
return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
|
|
|
}
|
|
|
|
|
|
static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
|
|
|
- struct mv88e6xxx_vtu_stu_entry *entry)
|
|
|
+ struct mv88e6xxx_vtu_entry *entry)
|
|
|
{
|
|
|
return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
|
|
|
}
|
|
|
|
|
|
static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
|
|
|
{
|
|
|
- return _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_VID,
|
|
|
- vid & GLOBAL_VTU_VID_MASK);
|
|
|
+ return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
|
|
|
+ vid & GLOBAL_VTU_VID_MASK);
|
|
|
}
|
|
|
|
|
|
static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
|
|
|
- struct mv88e6xxx_vtu_stu_entry *entry)
|
|
|
+ struct mv88e6xxx_vtu_entry *entry)
|
|
|
{
|
|
|
- struct mv88e6xxx_vtu_stu_entry next = { 0 };
|
|
|
- int ret;
|
|
|
+ struct mv88e6xxx_vtu_entry next = { 0 };
|
|
|
+ u16 val;
|
|
|
+ int err;
|
|
|
|
|
|
- ret = _mv88e6xxx_vtu_wait(chip);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = _mv88e6xxx_vtu_wait(chip);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- ret = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_VTU_VID);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- next.vid = ret & GLOBAL_VTU_VID_MASK;
|
|
|
- next.valid = !!(ret & GLOBAL_VTU_VID_VALID);
|
|
|
+ next.vid = val & GLOBAL_VTU_VID_MASK;
|
|
|
+ next.valid = !!(val & GLOBAL_VTU_VID_VALID);
|
|
|
|
|
|
if (next.valid) {
|
|
|
- ret = mv88e6xxx_vtu_data_read(chip, &next);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_vtu_data_read(chip, &next);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- if (mv88e6xxx_has_fid_reg(chip)) {
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
|
|
|
- GLOBAL_VTU_FID);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- next.fid = ret & GLOBAL_VTU_FID_MASK;
|
|
|
+ next.fid = val & GLOBAL_VTU_FID_MASK;
|
|
|
} else if (mv88e6xxx_num_databases(chip) == 256) {
|
|
|
/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
|
|
|
* VTU DBNum[3:0] are located in VTU Operation 3:0
|
|
|
*/
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
|
|
|
- GLOBAL_VTU_OP);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- next.fid = (ret & 0xf00) >> 4;
|
|
|
- next.fid |= ret & 0xf;
|
|
|
+ next.fid = (val & 0xf00) >> 4;
|
|
|
+ next.fid |= val & 0xf;
|
|
|
}
|
|
|
|
|
|
if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
|
|
|
- GLOBAL_VTU_SID);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- next.sid = ret & GLOBAL_VTU_SID_MASK;
|
|
|
+ next.sid = val & GLOBAL_VTU_SID_MASK;
|
|
|
}
|
|
|
}
|
|
|
|
|
@@ -1399,8 +1401,8 @@ static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
|
|
|
struct switchdev_obj_port_vlan *vlan,
|
|
|
int (*cb)(struct switchdev_obj *obj))
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
- struct mv88e6xxx_vtu_stu_entry next;
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
+ struct mv88e6xxx_vtu_entry next;
|
|
|
u16 pvid;
|
|
|
int err;
|
|
|
|
|
@@ -1451,38 +1453,36 @@ unlock:
|
|
|
}
|
|
|
|
|
|
static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
|
|
|
- struct mv88e6xxx_vtu_stu_entry *entry)
|
|
|
+ struct mv88e6xxx_vtu_entry *entry)
|
|
|
{
|
|
|
u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
|
|
|
u16 reg = 0;
|
|
|
- int ret;
|
|
|
+ int err;
|
|
|
|
|
|
- ret = _mv88e6xxx_vtu_wait(chip);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = _mv88e6xxx_vtu_wait(chip);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
if (!entry->valid)
|
|
|
goto loadpurge;
|
|
|
|
|
|
/* Write port member tags */
|
|
|
- ret = mv88e6xxx_vtu_data_write(chip, entry);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_vtu_data_write(chip, entry);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
|
|
|
reg = entry->sid & GLOBAL_VTU_SID_MASK;
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_SID,
|
|
|
- reg);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
- if (mv88e6xxx_has_fid_reg(chip)) {
|
|
|
+ if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
|
|
|
reg = entry->fid & GLOBAL_VTU_FID_MASK;
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_FID,
|
|
|
- reg);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
} else if (mv88e6xxx_num_databases(chip) == 256) {
|
|
|
/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
|
|
|
* VTU DBNum[3:0] are located in VTU Operation 3:0
|
|
@@ -1494,48 +1494,49 @@ static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
|
|
|
reg = GLOBAL_VTU_VID_VALID;
|
|
|
loadpurge:
|
|
|
reg |= entry->vid & GLOBAL_VTU_VID_MASK;
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_VID, reg);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
return _mv88e6xxx_vtu_cmd(chip, op);
|
|
|
}
|
|
|
|
|
|
static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
|
|
|
- struct mv88e6xxx_vtu_stu_entry *entry)
|
|
|
+ struct mv88e6xxx_vtu_entry *entry)
|
|
|
{
|
|
|
- struct mv88e6xxx_vtu_stu_entry next = { 0 };
|
|
|
- int ret;
|
|
|
+ struct mv88e6xxx_vtu_entry next = { 0 };
|
|
|
+ u16 val;
|
|
|
+ int err;
|
|
|
|
|
|
- ret = _mv88e6xxx_vtu_wait(chip);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = _mv88e6xxx_vtu_wait(chip);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_SID,
|
|
|
- sid & GLOBAL_VTU_SID_MASK);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
|
|
|
+ sid & GLOBAL_VTU_SID_MASK);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- ret = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_VTU_SID);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- next.sid = ret & GLOBAL_VTU_SID_MASK;
|
|
|
+ next.sid = val & GLOBAL_VTU_SID_MASK;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_VTU_VID);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- next.valid = !!(ret & GLOBAL_VTU_VID_VALID);
|
|
|
+ next.valid = !!(val & GLOBAL_VTU_VID_VALID);
|
|
|
|
|
|
if (next.valid) {
|
|
|
- ret = mv88e6xxx_stu_data_read(chip, &next);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_stu_data_read(chip, &next);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
*entry = next;
|
|
@@ -1543,33 +1544,33 @@ static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
|
|
|
}
|
|
|
|
|
|
static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
|
|
|
- struct mv88e6xxx_vtu_stu_entry *entry)
|
|
|
+ struct mv88e6xxx_vtu_entry *entry)
|
|
|
{
|
|
|
u16 reg = 0;
|
|
|
- int ret;
|
|
|
+ int err;
|
|
|
|
|
|
- ret = _mv88e6xxx_vtu_wait(chip);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = _mv88e6xxx_vtu_wait(chip);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
if (!entry->valid)
|
|
|
goto loadpurge;
|
|
|
|
|
|
/* Write port states */
|
|
|
- ret = mv88e6xxx_stu_data_write(chip, entry);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_stu_data_write(chip, entry);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
reg = GLOBAL_VTU_VID_VALID;
|
|
|
loadpurge:
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_VID, reg);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
reg = entry->sid & GLOBAL_VTU_SID_MASK;
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_SID, reg);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
|
|
|
}
|
|
@@ -1580,7 +1581,8 @@ static int _mv88e6xxx_port_fid(struct mv88e6xxx_chip *chip, int port,
|
|
|
struct dsa_switch *ds = chip->ds;
|
|
|
u16 upper_mask;
|
|
|
u16 fid;
|
|
|
- int ret;
|
|
|
+ u16 reg;
|
|
|
+ int err;
|
|
|
|
|
|
if (mv88e6xxx_num_databases(chip) == 4096)
|
|
|
upper_mask = 0xff;
|
|
@@ -1590,37 +1592,35 @@ static int _mv88e6xxx_port_fid(struct mv88e6xxx_chip *chip, int port,
|
|
|
return -EOPNOTSUPP;
|
|
|
|
|
|
/* Port's default FID bits 3:0 are located in reg 0x06, offset 12 */
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_BASE_VLAN);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_read(chip, port, PORT_BASE_VLAN, ®);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- fid = (ret & PORT_BASE_VLAN_FID_3_0_MASK) >> 12;
|
|
|
+ fid = (reg & PORT_BASE_VLAN_FID_3_0_MASK) >> 12;
|
|
|
|
|
|
if (new) {
|
|
|
- ret &= ~PORT_BASE_VLAN_FID_3_0_MASK;
|
|
|
- ret |= (*new << 12) & PORT_BASE_VLAN_FID_3_0_MASK;
|
|
|
+ reg &= ~PORT_BASE_VLAN_FID_3_0_MASK;
|
|
|
+ reg |= (*new << 12) & PORT_BASE_VLAN_FID_3_0_MASK;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_BASE_VLAN,
|
|
|
- ret);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_BASE_VLAN, reg);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
/* Port's default FID bits 11:4 are located in reg 0x05, offset 0 */
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_CONTROL_1);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_read(chip, port, PORT_CONTROL_1, ®);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- fid |= (ret & upper_mask) << 4;
|
|
|
+ fid |= (reg & upper_mask) << 4;
|
|
|
|
|
|
if (new) {
|
|
|
- ret &= ~upper_mask;
|
|
|
- ret |= (*new >> 4) & upper_mask;
|
|
|
+ reg &= ~upper_mask;
|
|
|
+ reg |= (*new >> 4) & upper_mask;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL_1,
|
|
|
- ret);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, reg);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
netdev_dbg(ds->ports[port].netdev,
|
|
|
"FID %d (was %d)\n", *new, fid);
|
|
@@ -1647,13 +1647,13 @@ static int _mv88e6xxx_port_fid_set(struct mv88e6xxx_chip *chip,
|
|
|
static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
|
|
|
{
|
|
|
DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
|
|
|
- struct mv88e6xxx_vtu_stu_entry vlan;
|
|
|
+ struct mv88e6xxx_vtu_entry vlan;
|
|
|
int i, err;
|
|
|
|
|
|
bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
|
|
|
|
|
|
/* Set every FID bit used by the (un)bridged ports */
|
|
|
- for (i = 0; i < chip->info->num_ports; ++i) {
|
|
|
+ for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
|
|
|
err = _mv88e6xxx_port_fid_get(chip, i, fid);
|
|
|
if (err)
|
|
|
return err;
|
|
@@ -1689,10 +1689,10 @@ static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
|
|
|
}
|
|
|
|
|
|
static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
|
|
|
- struct mv88e6xxx_vtu_stu_entry *entry)
|
|
|
+ struct mv88e6xxx_vtu_entry *entry)
|
|
|
{
|
|
|
struct dsa_switch *ds = chip->ds;
|
|
|
- struct mv88e6xxx_vtu_stu_entry vlan = {
|
|
|
+ struct mv88e6xxx_vtu_entry vlan = {
|
|
|
.valid = true,
|
|
|
.vid = vid,
|
|
|
};
|
|
@@ -1703,14 +1703,14 @@ static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
|
|
|
return err;
|
|
|
|
|
|
/* exclude all ports except the CPU and DSA ports */
|
|
|
- for (i = 0; i < chip->info->num_ports; ++i)
|
|
|
+ for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
|
|
|
vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
|
|
|
? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
|
|
|
: GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
|
|
|
|
|
|
if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
|
|
|
mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
|
|
|
- struct mv88e6xxx_vtu_stu_entry vstp;
|
|
|
+ struct mv88e6xxx_vtu_entry vstp;
|
|
|
|
|
|
/* Adding a VTU entry requires a valid STU entry. As VSTP is not
|
|
|
* implemented, only one STU entry is needed to cover all VTU
|
|
@@ -1737,7 +1737,7 @@ static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
|
|
|
}
|
|
|
|
|
|
static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
|
|
|
- struct mv88e6xxx_vtu_stu_entry *entry, bool creat)
|
|
|
+ struct mv88e6xxx_vtu_entry *entry, bool creat)
|
|
|
{
|
|
|
int err;
|
|
|
|
|
@@ -1768,8 +1768,8 @@ static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
|
|
|
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
|
|
|
u16 vid_begin, u16 vid_end)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
- struct mv88e6xxx_vtu_stu_entry vlan;
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
+ struct mv88e6xxx_vtu_entry vlan;
|
|
|
int i, err;
|
|
|
|
|
|
if (!vid_begin)
|
|
@@ -1792,7 +1792,7 @@ static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
|
|
|
if (vlan.vid > vid_end)
|
|
|
break;
|
|
|
|
|
|
- for (i = 0; i < chip->info->num_ports; ++i) {
|
|
|
+ for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
|
|
|
if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
|
|
|
continue;
|
|
|
|
|
@@ -1829,29 +1829,29 @@ static const char * const mv88e6xxx_port_8021q_mode_names[] = {
|
|
|
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
|
|
|
bool vlan_filtering)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
u16 old, new = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
|
|
|
PORT_CONTROL_2_8021Q_DISABLED;
|
|
|
- int ret;
|
|
|
+ u16 reg;
|
|
|
+ int err;
|
|
|
|
|
|
if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
|
|
|
return -EOPNOTSUPP;
|
|
|
|
|
|
mutex_lock(&chip->reg_lock);
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_CONTROL_2);
|
|
|
- if (ret < 0)
|
|
|
+ err = mv88e6xxx_port_read(chip, port, PORT_CONTROL_2, ®);
|
|
|
+ if (err)
|
|
|
goto unlock;
|
|
|
|
|
|
- old = ret & PORT_CONTROL_2_8021Q_MASK;
|
|
|
+ old = reg & PORT_CONTROL_2_8021Q_MASK;
|
|
|
|
|
|
if (new != old) {
|
|
|
- ret &= ~PORT_CONTROL_2_8021Q_MASK;
|
|
|
- ret |= new & PORT_CONTROL_2_8021Q_MASK;
|
|
|
+ reg &= ~PORT_CONTROL_2_8021Q_MASK;
|
|
|
+ reg |= new & PORT_CONTROL_2_8021Q_MASK;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL_2,
|
|
|
- ret);
|
|
|
- if (ret < 0)
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
|
|
|
+ if (err)
|
|
|
goto unlock;
|
|
|
|
|
|
netdev_dbg(ds->ports[port].netdev, "802.1Q Mode %s (was %s)\n",
|
|
@@ -1859,11 +1859,11 @@ static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
|
|
|
mv88e6xxx_port_8021q_mode_names[old]);
|
|
|
}
|
|
|
|
|
|
- ret = 0;
|
|
|
+ err = 0;
|
|
|
unlock:
|
|
|
mutex_unlock(&chip->reg_lock);
|
|
|
|
|
|
- return ret;
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
static int
|
|
@@ -1871,7 +1871,7 @@ mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
|
|
|
const struct switchdev_obj_port_vlan *vlan,
|
|
|
struct switchdev_trans *trans)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
int err;
|
|
|
|
|
|
if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
|
|
@@ -1894,7 +1894,7 @@ mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
|
|
|
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
|
|
|
u16 vid, bool untagged)
|
|
|
{
|
|
|
- struct mv88e6xxx_vtu_stu_entry vlan;
|
|
|
+ struct mv88e6xxx_vtu_entry vlan;
|
|
|
int err;
|
|
|
|
|
|
err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
|
|
@@ -1912,7 +1912,7 @@ static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
|
|
|
const struct switchdev_obj_port_vlan *vlan,
|
|
|
struct switchdev_trans *trans)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
|
|
|
bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
|
|
|
u16 vid;
|
|
@@ -1939,7 +1939,7 @@ static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
|
|
|
int port, u16 vid)
|
|
|
{
|
|
|
struct dsa_switch *ds = chip->ds;
|
|
|
- struct mv88e6xxx_vtu_stu_entry vlan;
|
|
|
+ struct mv88e6xxx_vtu_entry vlan;
|
|
|
int i, err;
|
|
|
|
|
|
err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
|
|
@@ -1954,7 +1954,7 @@ static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
|
|
|
|
|
|
/* keep the VLAN unless all ports are excluded */
|
|
|
vlan.valid = false;
|
|
|
- for (i = 0; i < chip->info->num_ports; ++i) {
|
|
|
+ for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
|
|
|
if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
|
|
|
continue;
|
|
|
|
|
@@ -1974,7 +1974,7 @@ static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
|
|
|
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
|
|
|
const struct switchdev_obj_port_vlan *vlan)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
u16 pvid, vid;
|
|
|
int err = 0;
|
|
|
|
|
@@ -2008,14 +2008,13 @@ unlock:
|
|
|
static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
|
|
|
const unsigned char *addr)
|
|
|
{
|
|
|
- int i, ret;
|
|
|
+ int i, err;
|
|
|
|
|
|
for (i = 0; i < 3; i++) {
|
|
|
- ret = _mv88e6xxx_reg_write(
|
|
|
- chip, REG_GLOBAL, GLOBAL_ATU_MAC_01 + i,
|
|
|
- (addr[i * 2] << 8) | addr[i * 2 + 1]);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
|
|
|
+ (addr[i * 2] << 8) | addr[i * 2 + 1]);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
return 0;
|
|
@@ -2024,15 +2023,16 @@ static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
|
|
|
static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
|
|
|
unsigned char *addr)
|
|
|
{
|
|
|
- int i, ret;
|
|
|
+ u16 val;
|
|
|
+ int i, err;
|
|
|
|
|
|
for (i = 0; i < 3; i++) {
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
|
|
|
- GLOBAL_ATU_MAC_01 + i);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
- addr[i * 2] = ret >> 8;
|
|
|
- addr[i * 2 + 1] = ret & 0xff;
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
+
|
|
|
+ addr[i * 2] = val >> 8;
|
|
|
+ addr[i * 2 + 1] = val & 0xff;
|
|
|
}
|
|
|
|
|
|
return 0;
|
|
@@ -2058,12 +2058,48 @@ static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
|
|
|
return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
|
|
|
}
|
|
|
|
|
|
-static int _mv88e6xxx_port_fdb_load(struct mv88e6xxx_chip *chip, int port,
|
|
|
- const unsigned char *addr, u16 vid,
|
|
|
- u8 state)
|
|
|
+static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
|
|
|
+ struct mv88e6xxx_atu_entry *entry);
|
|
|
+
|
|
|
+static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
|
|
|
+ const u8 *addr, struct mv88e6xxx_atu_entry *entry)
|
|
|
+{
|
|
|
+ struct mv88e6xxx_atu_entry next;
|
|
|
+ int err;
|
|
|
+
|
|
|
+ eth_broadcast_addr(next.mac);
|
|
|
+
|
|
|
+ err = _mv88e6xxx_atu_mac_write(chip, next.mac);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
+
|
|
|
+ do {
|
|
|
+ err = _mv88e6xxx_atu_getnext(chip, fid, &next);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
+
|
|
|
+ if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
|
|
|
+ break;
|
|
|
+
|
|
|
+ if (ether_addr_equal(next.mac, addr)) {
|
|
|
+ *entry = next;
|
|
|
+ return 0;
|
|
|
+ }
|
|
|
+ } while (!is_broadcast_ether_addr(next.mac));
|
|
|
+
|
|
|
+ memset(entry, 0, sizeof(*entry));
|
|
|
+ entry->fid = fid;
|
|
|
+ ether_addr_copy(entry->mac, addr);
|
|
|
+
|
|
|
+ return 0;
|
|
|
+}
|
|
|
+
|
|
|
+static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
|
|
|
+ const unsigned char *addr, u16 vid,
|
|
|
+ u8 state)
|
|
|
{
|
|
|
- struct mv88e6xxx_atu_entry entry = { 0 };
|
|
|
- struct mv88e6xxx_vtu_stu_entry vlan;
|
|
|
+ struct mv88e6xxx_vtu_entry vlan;
|
|
|
+ struct mv88e6xxx_atu_entry entry;
|
|
|
int err;
|
|
|
|
|
|
/* Null VLAN ID corresponds to the port private database */
|
|
@@ -2074,12 +2110,18 @@ static int _mv88e6xxx_port_fdb_load(struct mv88e6xxx_chip *chip, int port,
|
|
|
if (err)
|
|
|
return err;
|
|
|
|
|
|
- entry.fid = vlan.fid;
|
|
|
- entry.state = state;
|
|
|
- ether_addr_copy(entry.mac, addr);
|
|
|
- if (state != GLOBAL_ATU_DATA_STATE_UNUSED) {
|
|
|
- entry.trunk = false;
|
|
|
- entry.portv_trunkid = BIT(port);
|
|
|
+ err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
+
|
|
|
+ /* Purge the ATU entry only if no port is using it anymore */
|
|
|
+ if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
|
|
|
+ entry.portv_trunkid &= ~BIT(port);
|
|
|
+ if (!entry.portv_trunkid)
|
|
|
+ entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
|
|
|
+ } else {
|
|
|
+ entry.portv_trunkid |= BIT(port);
|
|
|
+ entry.state = state;
|
|
|
}
|
|
|
|
|
|
return _mv88e6xxx_atu_load(chip, &entry);
|
|
@@ -2099,61 +2141,59 @@ static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
|
|
|
const struct switchdev_obj_port_fdb *fdb,
|
|
|
struct switchdev_trans *trans)
|
|
|
{
|
|
|
- int state = is_multicast_ether_addr(fdb->addr) ?
|
|
|
- GLOBAL_ATU_DATA_STATE_MC_STATIC :
|
|
|
- GLOBAL_ATU_DATA_STATE_UC_STATIC;
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
|
|
|
mutex_lock(&chip->reg_lock);
|
|
|
- if (_mv88e6xxx_port_fdb_load(chip, port, fdb->addr, fdb->vid, state))
|
|
|
- netdev_err(ds->ports[port].netdev,
|
|
|
- "failed to load MAC address\n");
|
|
|
+ if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
|
|
|
+ GLOBAL_ATU_DATA_STATE_UC_STATIC))
|
|
|
+ netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
|
|
|
mutex_unlock(&chip->reg_lock);
|
|
|
}
|
|
|
|
|
|
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
|
|
|
const struct switchdev_obj_port_fdb *fdb)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
- int ret;
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
+ int err;
|
|
|
|
|
|
mutex_lock(&chip->reg_lock);
|
|
|
- ret = _mv88e6xxx_port_fdb_load(chip, port, fdb->addr, fdb->vid,
|
|
|
- GLOBAL_ATU_DATA_STATE_UNUSED);
|
|
|
+ err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
|
|
|
+ GLOBAL_ATU_DATA_STATE_UNUSED);
|
|
|
mutex_unlock(&chip->reg_lock);
|
|
|
|
|
|
- return ret;
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
|
|
|
struct mv88e6xxx_atu_entry *entry)
|
|
|
{
|
|
|
struct mv88e6xxx_atu_entry next = { 0 };
|
|
|
- int ret;
|
|
|
+ u16 val;
|
|
|
+ int err;
|
|
|
|
|
|
next.fid = fid;
|
|
|
|
|
|
- ret = _mv88e6xxx_atu_wait(chip);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = _mv88e6xxx_atu_wait(chip);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- ret = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- ret = _mv88e6xxx_atu_mac_read(chip, next.mac);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = _mv88e6xxx_atu_mac_read(chip, next.mac);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_ATU_DATA);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- next.state = ret & GLOBAL_ATU_DATA_STATE_MASK;
|
|
|
+ next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
|
|
|
if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
|
|
|
unsigned int mask, shift;
|
|
|
|
|
|
- if (ret & GLOBAL_ATU_DATA_TRUNK) {
|
|
|
+ if (val & GLOBAL_ATU_DATA_TRUNK) {
|
|
|
next.trunk = true;
|
|
|
mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
|
|
|
shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
|
|
@@ -2163,17 +2203,17 @@ static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
|
|
|
shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
|
|
|
}
|
|
|
|
|
|
- next.portv_trunkid = (ret & mask) >> shift;
|
|
|
+ next.portv_trunkid = (val & mask) >> shift;
|
|
|
}
|
|
|
|
|
|
*entry = next;
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
-static int _mv88e6xxx_port_fdb_dump_one(struct mv88e6xxx_chip *chip,
|
|
|
- u16 fid, u16 vid, int port,
|
|
|
- struct switchdev_obj_port_fdb *fdb,
|
|
|
- int (*cb)(struct switchdev_obj *obj))
|
|
|
+static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
|
|
|
+ u16 fid, u16 vid, int port,
|
|
|
+ struct switchdev_obj *obj,
|
|
|
+ int (*cb)(struct switchdev_obj *obj))
|
|
|
{
|
|
|
struct mv88e6xxx_atu_entry addr = {
|
|
|
.mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
|
|
@@ -2187,72 +2227,98 @@ static int _mv88e6xxx_port_fdb_dump_one(struct mv88e6xxx_chip *chip,
|
|
|
do {
|
|
|
err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
|
|
|
if (err)
|
|
|
- break;
|
|
|
+ return err;
|
|
|
|
|
|
if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
|
|
|
break;
|
|
|
|
|
|
- if (!addr.trunk && addr.portv_trunkid & BIT(port)) {
|
|
|
- bool is_static = addr.state ==
|
|
|
- (is_multicast_ether_addr(addr.mac) ?
|
|
|
- GLOBAL_ATU_DATA_STATE_MC_STATIC :
|
|
|
- GLOBAL_ATU_DATA_STATE_UC_STATIC);
|
|
|
+ if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
|
|
|
+ continue;
|
|
|
+
|
|
|
+ if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
|
|
|
+ struct switchdev_obj_port_fdb *fdb;
|
|
|
|
|
|
+ if (!is_unicast_ether_addr(addr.mac))
|
|
|
+ continue;
|
|
|
+
|
|
|
+ fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
|
|
|
fdb->vid = vid;
|
|
|
ether_addr_copy(fdb->addr, addr.mac);
|
|
|
- fdb->ndm_state = is_static ? NUD_NOARP : NUD_REACHABLE;
|
|
|
+ if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
|
|
|
+ fdb->ndm_state = NUD_NOARP;
|
|
|
+ else
|
|
|
+ fdb->ndm_state = NUD_REACHABLE;
|
|
|
+ } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
|
|
|
+ struct switchdev_obj_port_mdb *mdb;
|
|
|
|
|
|
- err = cb(&fdb->obj);
|
|
|
- if (err)
|
|
|
- break;
|
|
|
+ if (!is_multicast_ether_addr(addr.mac))
|
|
|
+ continue;
|
|
|
+
|
|
|
+ mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
|
|
|
+ mdb->vid = vid;
|
|
|
+ ether_addr_copy(mdb->addr, addr.mac);
|
|
|
+ } else {
|
|
|
+ return -EOPNOTSUPP;
|
|
|
}
|
|
|
+
|
|
|
+ err = cb(obj);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
} while (!is_broadcast_ether_addr(addr.mac));
|
|
|
|
|
|
return err;
|
|
|
}
|
|
|
|
|
|
-static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
|
|
|
- struct switchdev_obj_port_fdb *fdb,
|
|
|
- int (*cb)(struct switchdev_obj *obj))
|
|
|
+static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
|
|
|
+ struct switchdev_obj *obj,
|
|
|
+ int (*cb)(struct switchdev_obj *obj))
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
- struct mv88e6xxx_vtu_stu_entry vlan = {
|
|
|
+ struct mv88e6xxx_vtu_entry vlan = {
|
|
|
.vid = GLOBAL_VTU_VID_MASK, /* all ones */
|
|
|
};
|
|
|
u16 fid;
|
|
|
int err;
|
|
|
|
|
|
- mutex_lock(&chip->reg_lock);
|
|
|
-
|
|
|
/* Dump port's default Filtering Information Database (VLAN ID 0) */
|
|
|
err = _mv88e6xxx_port_fid_get(chip, port, &fid);
|
|
|
if (err)
|
|
|
- goto unlock;
|
|
|
+ return err;
|
|
|
|
|
|
- err = _mv88e6xxx_port_fdb_dump_one(chip, fid, 0, port, fdb, cb);
|
|
|
+ err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
|
|
|
if (err)
|
|
|
- goto unlock;
|
|
|
+ return err;
|
|
|
|
|
|
/* Dump VLANs' Filtering Information Databases */
|
|
|
err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
|
|
|
if (err)
|
|
|
- goto unlock;
|
|
|
+ return err;
|
|
|
|
|
|
do {
|
|
|
err = _mv88e6xxx_vtu_getnext(chip, &vlan);
|
|
|
if (err)
|
|
|
- break;
|
|
|
+ return err;
|
|
|
|
|
|
if (!vlan.valid)
|
|
|
break;
|
|
|
|
|
|
- err = _mv88e6xxx_port_fdb_dump_one(chip, vlan.fid, vlan.vid,
|
|
|
- port, fdb, cb);
|
|
|
+ err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
|
|
|
+ obj, cb);
|
|
|
if (err)
|
|
|
- break;
|
|
|
+ return err;
|
|
|
} while (vlan.vid < GLOBAL_VTU_VID_MASK);
|
|
|
|
|
|
-unlock:
|
|
|
+ return err;
|
|
|
+}
|
|
|
+
|
|
|
+static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
|
|
|
+ struct switchdev_obj_port_fdb *fdb,
|
|
|
+ int (*cb)(struct switchdev_obj *obj))
|
|
|
+{
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
+ int err;
|
|
|
+
|
|
|
+ mutex_lock(&chip->reg_lock);
|
|
|
+ err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
|
|
|
mutex_unlock(&chip->reg_lock);
|
|
|
|
|
|
return err;
|
|
@@ -2261,7 +2327,7 @@ unlock:
|
|
|
static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
|
|
|
struct net_device *bridge)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
int i, err = 0;
|
|
|
|
|
|
mutex_lock(&chip->reg_lock);
|
|
@@ -2269,7 +2335,7 @@ static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
|
|
|
/* Assign the bridge and remap each port's VLANTable */
|
|
|
chip->ports[port].bridge_dev = bridge;
|
|
|
|
|
|
- for (i = 0; i < chip->info->num_ports; ++i) {
|
|
|
+ for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
|
|
|
if (chip->ports[i].bridge_dev == bridge) {
|
|
|
err = _mv88e6xxx_port_based_vlan_map(chip, i);
|
|
|
if (err)
|
|
@@ -2284,7 +2350,7 @@ static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
|
|
|
|
|
|
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
struct net_device *bridge = chip->ports[port].bridge_dev;
|
|
|
int i;
|
|
|
|
|
@@ -2293,7 +2359,7 @@ static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
|
|
|
/* Unassign the bridge and remap each port's VLANTable */
|
|
|
chip->ports[port].bridge_dev = NULL;
|
|
|
|
|
|
- for (i = 0; i < chip->info->num_ports; ++i)
|
|
|
+ for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
|
|
|
if (i == port || chip->ports[i].bridge_dev == bridge)
|
|
|
if (_mv88e6xxx_port_based_vlan_map(chip, i))
|
|
|
netdev_warn(ds->ports[i].netdev,
|
|
@@ -2302,57 +2368,26 @@ static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
|
|
|
mutex_unlock(&chip->reg_lock);
|
|
|
}
|
|
|
|
|
|
-static int _mv88e6xxx_mdio_page_write(struct mv88e6xxx_chip *chip,
|
|
|
- int port, int page, int reg, int val)
|
|
|
-{
|
|
|
- int ret;
|
|
|
-
|
|
|
- ret = mv88e6xxx_mdio_write_indirect(chip, port, 0x16, page);
|
|
|
- if (ret < 0)
|
|
|
- goto restore_page_0;
|
|
|
-
|
|
|
- ret = mv88e6xxx_mdio_write_indirect(chip, port, reg, val);
|
|
|
-restore_page_0:
|
|
|
- mv88e6xxx_mdio_write_indirect(chip, port, 0x16, 0x0);
|
|
|
-
|
|
|
- return ret;
|
|
|
-}
|
|
|
-
|
|
|
-static int _mv88e6xxx_mdio_page_read(struct mv88e6xxx_chip *chip,
|
|
|
- int port, int page, int reg)
|
|
|
-{
|
|
|
- int ret;
|
|
|
-
|
|
|
- ret = mv88e6xxx_mdio_write_indirect(chip, port, 0x16, page);
|
|
|
- if (ret < 0)
|
|
|
- goto restore_page_0;
|
|
|
-
|
|
|
- ret = mv88e6xxx_mdio_read_indirect(chip, port, reg);
|
|
|
-restore_page_0:
|
|
|
- mv88e6xxx_mdio_write_indirect(chip, port, 0x16, 0x0);
|
|
|
-
|
|
|
- return ret;
|
|
|
-}
|
|
|
-
|
|
|
static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
|
|
|
{
|
|
|
bool ppu_active = mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE);
|
|
|
u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
|
|
|
struct gpio_desc *gpiod = chip->reset;
|
|
|
unsigned long timeout;
|
|
|
- int ret;
|
|
|
+ u16 reg;
|
|
|
+ int err;
|
|
|
int i;
|
|
|
|
|
|
/* Set all ports to the disabled state. */
|
|
|
- for (i = 0; i < chip->info->num_ports; i++) {
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_PORT(i), PORT_CONTROL);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
|
|
|
+ err = mv88e6xxx_port_read(chip, i, PORT_CONTROL, ®);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(i), PORT_CONTROL,
|
|
|
- ret & 0xfffc);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_write(chip, i, PORT_CONTROL,
|
|
|
+ reg & 0xfffc);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
/* Wait for transmit queues to drain. */
|
|
@@ -2371,65 +2406,53 @@ static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
|
|
|
* through global registers 0x18 and 0x19.
|
|
|
*/
|
|
|
if (ppu_active)
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, 0x04, 0xc000);
|
|
|
+ err = mv88e6xxx_g1_write(chip, 0x04, 0xc000);
|
|
|
else
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, 0x04, 0xc400);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_write(chip, 0x04, 0xc400);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
/* Wait up to one second for reset to complete. */
|
|
|
timeout = jiffies + 1 * HZ;
|
|
|
while (time_before(jiffies, timeout)) {
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, 0x00);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_g1_read(chip, 0x00, ®);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- if ((ret & is_reset) == is_reset)
|
|
|
+ if ((reg & is_reset) == is_reset)
|
|
|
break;
|
|
|
usleep_range(1000, 2000);
|
|
|
}
|
|
|
if (time_after(jiffies, timeout))
|
|
|
- ret = -ETIMEDOUT;
|
|
|
+ err = -ETIMEDOUT;
|
|
|
else
|
|
|
- ret = 0;
|
|
|
+ err = 0;
|
|
|
|
|
|
- return ret;
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
-static int mv88e6xxx_power_on_serdes(struct mv88e6xxx_chip *chip)
|
|
|
+static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
|
|
|
{
|
|
|
- int ret;
|
|
|
+ u16 val;
|
|
|
+ int err;
|
|
|
|
|
|
- ret = _mv88e6xxx_mdio_page_read(chip, REG_FIBER_SERDES,
|
|
|
- PAGE_FIBER_SERDES, MII_BMCR);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ /* Clear Power Down bit */
|
|
|
+ err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- if (ret & BMCR_PDOWN) {
|
|
|
- ret &= ~BMCR_PDOWN;
|
|
|
- ret = _mv88e6xxx_mdio_page_write(chip, REG_FIBER_SERDES,
|
|
|
- PAGE_FIBER_SERDES, MII_BMCR,
|
|
|
- ret);
|
|
|
+ if (val & BMCR_PDOWN) {
|
|
|
+ val &= ~BMCR_PDOWN;
|
|
|
+ err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
|
|
|
}
|
|
|
|
|
|
- return ret;
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_port_read(struct mv88e6xxx_chip *chip, int port,
|
|
|
- int reg, u16 *val)
|
|
|
-{
|
|
|
- int addr = chip->info->port_base_addr + port;
|
|
|
-
|
|
|
- if (port >= chip->info->num_ports)
|
|
|
- return -EINVAL;
|
|
|
-
|
|
|
- return mv88e6xxx_read(chip, addr, reg, val);
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
|
|
|
{
|
|
|
struct dsa_switch *ds = chip->ds;
|
|
|
- int ret;
|
|
|
+ int err;
|
|
|
u16 reg;
|
|
|
|
|
|
if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
|
|
@@ -2442,7 +2465,7 @@ static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
|
|
|
* and all DSA ports to their maximum bandwidth and
|
|
|
* full duplex.
|
|
|
*/
|
|
|
- reg = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_PCS_CTRL);
|
|
|
+ err = mv88e6xxx_port_read(chip, port, PORT_PCS_CTRL, ®);
|
|
|
if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
|
|
|
reg &= ~PORT_PCS_CTRL_UNFORCED;
|
|
|
reg |= PORT_PCS_CTRL_FORCE_LINK |
|
|
@@ -2457,10 +2480,9 @@ static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
|
|
|
reg |= PORT_PCS_CTRL_UNFORCED;
|
|
|
}
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
|
|
|
- PORT_PCS_CTRL, reg);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_PCS_CTRL, reg);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
|
|
@@ -2486,28 +2508,13 @@ static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
|
|
|
PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
|
|
|
PORT_CONTROL_STATE_FORWARDING;
|
|
|
if (dsa_is_cpu_port(ds, port)) {
|
|
|
- if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip))
|
|
|
- reg |= PORT_CONTROL_DSA_TAG;
|
|
|
- if (mv88e6xxx_6352_family(chip) ||
|
|
|
- mv88e6xxx_6351_family(chip) ||
|
|
|
- mv88e6xxx_6165_family(chip) ||
|
|
|
- mv88e6xxx_6097_family(chip) ||
|
|
|
- mv88e6xxx_6320_family(chip)) {
|
|
|
+ if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA))
|
|
|
reg |= PORT_CONTROL_FRAME_ETHER_TYPE_DSA |
|
|
|
- PORT_CONTROL_FORWARD_UNKNOWN |
|
|
|
PORT_CONTROL_FORWARD_UNKNOWN_MC;
|
|
|
- }
|
|
|
-
|
|
|
- if (mv88e6xxx_6352_family(chip) ||
|
|
|
- mv88e6xxx_6351_family(chip) ||
|
|
|
- mv88e6xxx_6165_family(chip) ||
|
|
|
- mv88e6xxx_6097_family(chip) ||
|
|
|
- mv88e6xxx_6095_family(chip) ||
|
|
|
- mv88e6xxx_6065_family(chip) ||
|
|
|
- mv88e6xxx_6185_family(chip) ||
|
|
|
- mv88e6xxx_6320_family(chip)) {
|
|
|
- reg |= PORT_CONTROL_EGRESS_ADD_TAG;
|
|
|
- }
|
|
|
+ else
|
|
|
+ reg |= PORT_CONTROL_DSA_TAG;
|
|
|
+ reg |= PORT_CONTROL_EGRESS_ADD_TAG |
|
|
|
+ PORT_CONTROL_FORWARD_UNKNOWN;
|
|
|
}
|
|
|
if (dsa_is_dsa_port(ds, port)) {
|
|
|
if (mv88e6xxx_6095_family(chip) ||
|
|
@@ -2526,26 +2533,25 @@ static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
|
|
|
PORT_CONTROL_FORWARD_UNKNOWN_MC;
|
|
|
}
|
|
|
if (reg) {
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
|
|
|
- PORT_CONTROL, reg);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
/* If this port is connected to a SerDes, make sure the SerDes is not
|
|
|
* powered down.
|
|
|
*/
|
|
|
- if (mv88e6xxx_6352_family(chip)) {
|
|
|
- ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_STATUS);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
- ret &= PORT_STATUS_CMODE_MASK;
|
|
|
- if ((ret == PORT_STATUS_CMODE_100BASE_X) ||
|
|
|
- (ret == PORT_STATUS_CMODE_1000BASE_X) ||
|
|
|
- (ret == PORT_STATUS_CMODE_SGMII)) {
|
|
|
- ret = mv88e6xxx_power_on_serdes(chip);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
|
|
|
+ err = mv88e6xxx_port_read(chip, port, PORT_STATUS, ®);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
+ reg &= PORT_STATUS_CMODE_MASK;
|
|
|
+ if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
|
|
|
+ (reg == PORT_STATUS_CMODE_1000BASE_X) ||
|
|
|
+ (reg == PORT_STATUS_CMODE_SGMII)) {
|
|
|
+ err = mv88e6xxx_serdes_power_on(chip);
|
|
|
+ if (err < 0)
|
|
|
+ return err;
|
|
|
}
|
|
|
}
|
|
|
|
|
@@ -2579,10 +2585,9 @@ static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
|
|
|
reg |= PORT_CONTROL_2_8021Q_DISABLED;
|
|
|
|
|
|
if (reg) {
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
|
|
|
- PORT_CONTROL_2, reg);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
/* Port Association Vector: when learning source addresses
|
|
@@ -2595,16 +2600,14 @@ static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
|
|
|
if (dsa_is_cpu_port(ds, port))
|
|
|
reg = 0;
|
|
|
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_ASSOC_VECTOR,
|
|
|
- reg);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
/* Egress rate control 2: disable egress rate control. */
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_RATE_CONTROL_2,
|
|
|
- 0x0000);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
|
|
|
mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
|
|
@@ -2613,111 +2616,108 @@ static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
|
|
|
* be paused for by the remote end or the period of
|
|
|
* time that this port can pause the remote end.
|
|
|
*/
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
|
|
|
- PORT_PAUSE_CTRL, 0x0000);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_PAUSE_CTRL, 0x0000);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
/* Port ATU control: disable limiting the number of
|
|
|
* address database entries that this port is allowed
|
|
|
* to use.
|
|
|
*/
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
|
|
|
- PORT_ATU_CONTROL, 0x0000);
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
|
|
|
+ 0x0000);
|
|
|
/* Priority Override: disable DA, SA and VTU priority
|
|
|
* override.
|
|
|
*/
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
|
|
|
- PORT_PRI_OVERRIDE, 0x0000);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
|
|
|
+ 0x0000);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
/* Port Ethertype: use the Ethertype DSA Ethertype
|
|
|
* value.
|
|
|
*/
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
|
|
|
- PORT_ETH_TYPE, ETH_P_EDSA);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA)) {
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_ETH_TYPE,
|
|
|
+ ETH_P_EDSA);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
+ }
|
|
|
+
|
|
|
/* Tag Remap: use an identity 802.1p prio -> switch
|
|
|
* prio mapping.
|
|
|
*/
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
|
|
|
- PORT_TAG_REGMAP_0123, 0x3210);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_TAG_REGMAP_0123,
|
|
|
+ 0x3210);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
/* Tag Remap 2: use an identity 802.1p prio -> switch
|
|
|
* prio mapping.
|
|
|
*/
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
|
|
|
- PORT_TAG_REGMAP_4567, 0x7654);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_TAG_REGMAP_4567,
|
|
|
+ 0x7654);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
/* Rate Control: disable ingress rate limiting. */
|
|
|
if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
|
|
|
mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
|
|
|
mv88e6xxx_6320_family(chip)) {
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
|
|
|
- PORT_RATE_CONTROL, 0x0001);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
|
|
|
+ 0x0001);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
} else if (mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip)) {
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
|
|
|
- PORT_RATE_CONTROL, 0x0000);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
|
|
|
+ 0x0000);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
/* Port Control 1: disable trunking, disable sending
|
|
|
* learning messages to this port.
|
|
|
*/
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL_1,
|
|
|
- 0x0000);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
/* Port based VLAN map: give each port the same default address
|
|
|
* database, and allow bidirectional communication between the
|
|
|
* CPU and DSA port(s), and the other ports.
|
|
|
*/
|
|
|
- ret = _mv88e6xxx_port_fid_set(chip, port, 0);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = _mv88e6xxx_port_fid_set(chip, port, 0);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
- ret = _mv88e6xxx_port_based_vlan_map(chip, port);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ err = _mv88e6xxx_port_based_vlan_map(chip, port);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
|
|
|
/* Default VLAN ID and priority: don't set a default VLAN
|
|
|
* ID, and set the default packet priority to zero.
|
|
|
*/
|
|
|
- ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_DEFAULT_VLAN,
|
|
|
- 0x0000);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
-
|
|
|
- return 0;
|
|
|
+ return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
|
|
|
}
|
|
|
|
|
|
-static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
|
|
|
+int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
|
|
|
{
|
|
|
int err;
|
|
|
|
|
|
- err = mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_MAC_01,
|
|
|
- (addr[0] << 8) | addr[1]);
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
|
|
|
if (err)
|
|
|
return err;
|
|
|
|
|
|
- err = mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_MAC_23,
|
|
|
- (addr[2] << 8) | addr[3]);
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
|
|
|
if (err)
|
|
|
return err;
|
|
|
|
|
|
- return mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_MAC_45,
|
|
|
- (addr[4] << 8) | addr[5]);
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
+
|
|
|
+ return 0;
|
|
|
}
|
|
|
|
|
|
static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
|
|
@@ -2736,7 +2736,7 @@ static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
|
|
|
/* Round to nearest multiple of coeff */
|
|
|
age_time = (msecs + coeff / 2) / coeff;
|
|
|
|
|
|
- err = mv88e6xxx_read(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL, &val);
|
|
|
+ err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
|
|
|
if (err)
|
|
|
return err;
|
|
|
|
|
@@ -2744,13 +2744,13 @@ static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
|
|
|
val &= ~0xff0;
|
|
|
val |= age_time << 4;
|
|
|
|
|
|
- return mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL, val);
|
|
|
+ return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
|
|
|
}
|
|
|
|
|
|
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
|
|
|
unsigned int ageing_time)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
int err;
|
|
|
|
|
|
mutex_lock(&chip->reg_lock);
|
|
@@ -2775,7 +2775,7 @@ static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
|
|
|
mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE))
|
|
|
reg |= GLOBAL_CONTROL_PPU_ENABLE;
|
|
|
|
|
|
- err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL, reg);
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
|
|
|
if (err)
|
|
|
return err;
|
|
|
|
|
@@ -2785,15 +2785,14 @@ static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
|
|
|
reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
|
|
|
upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
|
|
|
upstream_port << GLOBAL_MONITOR_CONTROL_ARP_SHIFT;
|
|
|
- err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_MONITOR_CONTROL,
|
|
|
- reg);
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_MONITOR_CONTROL, reg);
|
|
|
if (err)
|
|
|
return err;
|
|
|
|
|
|
/* Disable remote management, and set the switch's DSA device number. */
|
|
|
- err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL_2,
|
|
|
- GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
|
|
|
- (ds->index & 0x1f));
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
|
|
|
+ GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
|
|
|
+ (ds->index & 0x1f));
|
|
|
if (err)
|
|
|
return err;
|
|
|
|
|
@@ -2806,8 +2805,8 @@ static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
|
|
|
* enable address learn messages to be sent to all message
|
|
|
* ports.
|
|
|
*/
|
|
|
- err = mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL,
|
|
|
- GLOBAL_ATU_CONTROL_LEARN2ALL);
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
|
|
|
+ GLOBAL_ATU_CONTROL_LEARN2ALL);
|
|
|
if (err)
|
|
|
return err;
|
|
|
|
|
@@ -2821,321 +2820,53 @@ static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
|
|
|
return err;
|
|
|
|
|
|
/* Configure the IP ToS mapping registers. */
|
|
|
- err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_0, 0x0000);
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
|
|
|
if (err)
|
|
|
return err;
|
|
|
- err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_1, 0x0000);
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
|
|
|
if (err)
|
|
|
return err;
|
|
|
- err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_2, 0x5555);
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
|
|
|
if (err)
|
|
|
return err;
|
|
|
- err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_3, 0x5555);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
- err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_4, 0xaaaa);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
- err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_5, 0xaaaa);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
- err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_6, 0xffff);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
- err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_7, 0xffff);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
-
|
|
|
- /* Configure the IEEE 802.1p priority mapping register. */
|
|
|
- err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IEEE_PRI, 0xfa41);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
-
|
|
|
- /* Clear the statistics counters for all ports */
|
|
|
- err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_STATS_OP,
|
|
|
- GLOBAL_STATS_OP_FLUSH_ALL);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
-
|
|
|
- /* Wait for the flush to complete. */
|
|
|
- err = _mv88e6xxx_stats_wait(chip);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
-
|
|
|
- return 0;
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip *chip,
|
|
|
- int target, int port)
|
|
|
-{
|
|
|
- u16 val = (target << 8) | (port & 0xf);
|
|
|
-
|
|
|
- return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_DEVICE_MAPPING, val);
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_g2_set_device_mapping(struct mv88e6xxx_chip *chip)
|
|
|
-{
|
|
|
- int target, port;
|
|
|
- int err;
|
|
|
-
|
|
|
- /* Initialize the routing port to the 32 possible target devices */
|
|
|
- for (target = 0; target < 32; ++target) {
|
|
|
- port = 0xf;
|
|
|
-
|
|
|
- if (target < DSA_MAX_SWITCHES) {
|
|
|
- port = chip->ds->rtable[target];
|
|
|
- if (port == DSA_RTABLE_NONE)
|
|
|
- port = 0xf;
|
|
|
- }
|
|
|
-
|
|
|
- err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
|
|
|
- if (err)
|
|
|
- break;
|
|
|
- }
|
|
|
-
|
|
|
- return err;
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_g2_trunk_mask_write(struct mv88e6xxx_chip *chip, int num,
|
|
|
- bool hask, u16 mask)
|
|
|
-{
|
|
|
- const u16 port_mask = BIT(chip->info->num_ports) - 1;
|
|
|
- u16 val = (num << 12) | (mask & port_mask);
|
|
|
-
|
|
|
- if (hask)
|
|
|
- val |= GLOBAL2_TRUNK_MASK_HASK;
|
|
|
-
|
|
|
- return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_TRUNK_MASK, val);
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_g2_trunk_mapping_write(struct mv88e6xxx_chip *chip, int id,
|
|
|
- u16 map)
|
|
|
-{
|
|
|
- const u16 port_mask = BIT(chip->info->num_ports) - 1;
|
|
|
- u16 val = (id << 11) | (map & port_mask);
|
|
|
-
|
|
|
- return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_TRUNK_MAPPING, val);
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_g2_clear_trunk(struct mv88e6xxx_chip *chip)
|
|
|
-{
|
|
|
- const u16 port_mask = BIT(chip->info->num_ports) - 1;
|
|
|
- int i, err;
|
|
|
-
|
|
|
- /* Clear all eight possible Trunk Mask vectors */
|
|
|
- for (i = 0; i < 8; ++i) {
|
|
|
- err = mv88e6xxx_g2_trunk_mask_write(chip, i, false, port_mask);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
- }
|
|
|
-
|
|
|
- /* Clear all sixteen possible Trunk ID routing vectors */
|
|
|
- for (i = 0; i < 16; ++i) {
|
|
|
- err = mv88e6xxx_g2_trunk_mapping_write(chip, i, 0);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
- }
|
|
|
-
|
|
|
- return 0;
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_g2_clear_irl(struct mv88e6xxx_chip *chip)
|
|
|
-{
|
|
|
- int port, err;
|
|
|
-
|
|
|
- /* Init all Ingress Rate Limit resources of all ports */
|
|
|
- for (port = 0; port < chip->info->num_ports; ++port) {
|
|
|
- /* XXX newer chips (like 88E6390) have different 2-bit ops */
|
|
|
- err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_IRL_CMD,
|
|
|
- GLOBAL2_IRL_CMD_OP_INIT_ALL |
|
|
|
- (port << 8));
|
|
|
- if (err)
|
|
|
- break;
|
|
|
-
|
|
|
- /* Wait for the operation to complete */
|
|
|
- err = _mv88e6xxx_wait(chip, REG_GLOBAL2, GLOBAL2_IRL_CMD,
|
|
|
- GLOBAL2_IRL_CMD_BUSY);
|
|
|
- if (err)
|
|
|
- break;
|
|
|
- }
|
|
|
-
|
|
|
- return err;
|
|
|
-}
|
|
|
-
|
|
|
-/* Indirect write to the Switch MAC/WoL/WoF register */
|
|
|
-static int mv88e6xxx_g2_switch_mac_write(struct mv88e6xxx_chip *chip,
|
|
|
- unsigned int pointer, u8 data)
|
|
|
-{
|
|
|
- u16 val = (pointer << 8) | data;
|
|
|
-
|
|
|
- return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_SWITCH_MAC, val);
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
|
|
|
-{
|
|
|
- int i, err;
|
|
|
-
|
|
|
- for (i = 0; i < 6; i++) {
|
|
|
- err = mv88e6xxx_g2_switch_mac_write(chip, i, addr[i]);
|
|
|
- if (err)
|
|
|
- break;
|
|
|
- }
|
|
|
-
|
|
|
- return err;
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_g2_pot_write(struct mv88e6xxx_chip *chip, int pointer,
|
|
|
- u8 data)
|
|
|
-{
|
|
|
- u16 val = (pointer << 8) | (data & 0x7);
|
|
|
-
|
|
|
- return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_PRIO_OVERRIDE, val);
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_g2_clear_pot(struct mv88e6xxx_chip *chip)
|
|
|
-{
|
|
|
- int i, err;
|
|
|
-
|
|
|
- /* Clear all sixteen possible Priority Override entries */
|
|
|
- for (i = 0; i < 16; i++) {
|
|
|
- err = mv88e6xxx_g2_pot_write(chip, i, 0);
|
|
|
- if (err)
|
|
|
- break;
|
|
|
- }
|
|
|
-
|
|
|
- return err;
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_g2_eeprom_wait(struct mv88e6xxx_chip *chip)
|
|
|
-{
|
|
|
- return _mv88e6xxx_wait(chip, REG_GLOBAL2, GLOBAL2_EEPROM_CMD,
|
|
|
- GLOBAL2_EEPROM_CMD_BUSY |
|
|
|
- GLOBAL2_EEPROM_CMD_RUNNING);
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_g2_eeprom_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
|
|
|
-{
|
|
|
- int err;
|
|
|
-
|
|
|
- err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_EEPROM_CMD, cmd);
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
|
|
|
if (err)
|
|
|
return err;
|
|
|
-
|
|
|
- return mv88e6xxx_g2_eeprom_wait(chip);
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_g2_eeprom_read16(struct mv88e6xxx_chip *chip,
|
|
|
- u8 addr, u16 *data)
|
|
|
-{
|
|
|
- u16 cmd = GLOBAL2_EEPROM_CMD_OP_READ | addr;
|
|
|
- int err;
|
|
|
-
|
|
|
- err = mv88e6xxx_g2_eeprom_wait(chip);
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
|
|
|
if (err)
|
|
|
return err;
|
|
|
-
|
|
|
- err = mv88e6xxx_g2_eeprom_cmd(chip, cmd);
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
|
|
|
if (err)
|
|
|
return err;
|
|
|
-
|
|
|
- return mv88e6xxx_read(chip, REG_GLOBAL2, GLOBAL2_EEPROM_DATA, data);
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_g2_eeprom_write16(struct mv88e6xxx_chip *chip,
|
|
|
- u8 addr, u16 data)
|
|
|
-{
|
|
|
- u16 cmd = GLOBAL2_EEPROM_CMD_OP_WRITE | addr;
|
|
|
- int err;
|
|
|
-
|
|
|
- err = mv88e6xxx_g2_eeprom_wait(chip);
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
|
|
|
if (err)
|
|
|
return err;
|
|
|
-
|
|
|
- err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_EEPROM_DATA, data);
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
|
|
|
if (err)
|
|
|
return err;
|
|
|
|
|
|
- return mv88e6xxx_g2_eeprom_cmd(chip, cmd);
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_g2_setup(struct mv88e6xxx_chip *chip)
|
|
|
-{
|
|
|
- u16 reg;
|
|
|
- int err;
|
|
|
-
|
|
|
- if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_2X)) {
|
|
|
- /* Consider the frames with reserved multicast destination
|
|
|
- * addresses matching 01:80:c2:00:00:2x as MGMT.
|
|
|
- */
|
|
|
- err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_MGMT_EN_2X,
|
|
|
- 0xffff);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
- }
|
|
|
-
|
|
|
- if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_0X)) {
|
|
|
- /* Consider the frames with reserved multicast destination
|
|
|
- * addresses matching 01:80:c2:00:00:0x as MGMT.
|
|
|
- */
|
|
|
- err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_MGMT_EN_0X,
|
|
|
- 0xffff);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
- }
|
|
|
-
|
|
|
- /* Ignore removed tag data on doubly tagged packets, disable
|
|
|
- * flow control messages, force flow control priority to the
|
|
|
- * highest, and send all special multicast frames to the CPU
|
|
|
- * port at the highest priority.
|
|
|
- */
|
|
|
- reg = GLOBAL2_SWITCH_MGMT_FORCE_FLOW_CTRL_PRI | (0x7 << 4);
|
|
|
- if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_0X) ||
|
|
|
- mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_2X))
|
|
|
- reg |= GLOBAL2_SWITCH_MGMT_RSVD2CPU | 0x7;
|
|
|
- err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_SWITCH_MGMT, reg);
|
|
|
+ /* Configure the IEEE 802.1p priority mapping register. */
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
|
|
|
if (err)
|
|
|
return err;
|
|
|
|
|
|
- /* Program the DSA routing table. */
|
|
|
- err = mv88e6xxx_g2_set_device_mapping(chip);
|
|
|
+ /* Clear the statistics counters for all ports */
|
|
|
+ err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
|
|
|
+ GLOBAL_STATS_OP_FLUSH_ALL);
|
|
|
if (err)
|
|
|
return err;
|
|
|
|
|
|
- /* Clear all trunk masks and mapping. */
|
|
|
- err = mv88e6xxx_g2_clear_trunk(chip);
|
|
|
+ /* Wait for the flush to complete. */
|
|
|
+ err = _mv88e6xxx_stats_wait(chip);
|
|
|
if (err)
|
|
|
return err;
|
|
|
|
|
|
- if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_IRL)) {
|
|
|
- /* Disable ingress rate limiting by resetting all per port
|
|
|
- * ingress rate limit resources to their initial state.
|
|
|
- */
|
|
|
- err = mv88e6xxx_g2_clear_irl(chip);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
- }
|
|
|
-
|
|
|
- if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_PVT)) {
|
|
|
- /* Initialize Cross-chip Port VLAN Table to reset defaults */
|
|
|
- err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_PVT_ADDR,
|
|
|
- GLOBAL2_PVT_ADDR_OP_INIT_ONES);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
- }
|
|
|
-
|
|
|
- if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_POT)) {
|
|
|
- /* Clear the priority override table. */
|
|
|
- err = mv88e6xxx_g2_clear_pot(chip);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
- }
|
|
|
-
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
static int mv88e6xxx_setup(struct dsa_switch *ds)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
int err;
|
|
|
int i;
|
|
|
|
|
@@ -3149,7 +2880,7 @@ static int mv88e6xxx_setup(struct dsa_switch *ds)
|
|
|
goto unlock;
|
|
|
|
|
|
/* Setup Switch Port Registers */
|
|
|
- for (i = 0; i < chip->info->num_ports; i++) {
|
|
|
+ for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
|
|
|
err = mv88e6xxx_setup_port(chip, i);
|
|
|
if (err)
|
|
|
goto unlock;
|
|
@@ -3175,100 +2906,48 @@ unlock:
|
|
|
|
|
|
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
int err;
|
|
|
|
|
|
- mutex_lock(&chip->reg_lock);
|
|
|
-
|
|
|
- /* Has an indirect Switch MAC/WoL/WoF register in Global 2? */
|
|
|
- if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_SWITCH_MAC))
|
|
|
- err = mv88e6xxx_g2_set_switch_mac(chip, addr);
|
|
|
- else
|
|
|
- err = mv88e6xxx_g1_set_switch_mac(chip, addr);
|
|
|
-
|
|
|
- mutex_unlock(&chip->reg_lock);
|
|
|
-
|
|
|
- return err;
|
|
|
-}
|
|
|
-
|
|
|
-#ifdef CONFIG_NET_DSA_HWMON
|
|
|
-static int mv88e6xxx_mdio_page_read(struct dsa_switch *ds, int port, int page,
|
|
|
- int reg)
|
|
|
-{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
- int ret;
|
|
|
-
|
|
|
- mutex_lock(&chip->reg_lock);
|
|
|
- ret = _mv88e6xxx_mdio_page_read(chip, port, page, reg);
|
|
|
- mutex_unlock(&chip->reg_lock);
|
|
|
-
|
|
|
- return ret;
|
|
|
-}
|
|
|
-
|
|
|
-static int mv88e6xxx_mdio_page_write(struct dsa_switch *ds, int port, int page,
|
|
|
- int reg, int val)
|
|
|
-{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
- int ret;
|
|
|
+ if (!chip->info->ops->set_switch_mac)
|
|
|
+ return -EOPNOTSUPP;
|
|
|
|
|
|
mutex_lock(&chip->reg_lock);
|
|
|
- ret = _mv88e6xxx_mdio_page_write(chip, port, page, reg, val);
|
|
|
+ err = chip->info->ops->set_switch_mac(chip, addr);
|
|
|
mutex_unlock(&chip->reg_lock);
|
|
|
|
|
|
- return ret;
|
|
|
-}
|
|
|
-#endif
|
|
|
-
|
|
|
-static int mv88e6xxx_port_to_mdio_addr(struct mv88e6xxx_chip *chip, int port)
|
|
|
-{
|
|
|
- if (port >= 0 && port < chip->info->num_ports)
|
|
|
- return port;
|
|
|
- return -EINVAL;
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
-static int mv88e6xxx_mdio_read(struct mii_bus *bus, int port, int regnum)
|
|
|
+static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
|
|
|
{
|
|
|
struct mv88e6xxx_chip *chip = bus->priv;
|
|
|
- int addr = mv88e6xxx_port_to_mdio_addr(chip, port);
|
|
|
- int ret;
|
|
|
+ u16 val;
|
|
|
+ int err;
|
|
|
|
|
|
- if (addr < 0)
|
|
|
+ if (phy >= mv88e6xxx_num_ports(chip))
|
|
|
return 0xffff;
|
|
|
|
|
|
mutex_lock(&chip->reg_lock);
|
|
|
-
|
|
|
- if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
|
|
|
- ret = mv88e6xxx_mdio_read_ppu(chip, addr, regnum);
|
|
|
- else if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_SMI_PHY))
|
|
|
- ret = mv88e6xxx_mdio_read_indirect(chip, addr, regnum);
|
|
|
- else
|
|
|
- ret = mv88e6xxx_mdio_read_direct(chip, addr, regnum);
|
|
|
-
|
|
|
+ err = mv88e6xxx_phy_read(chip, phy, reg, &val);
|
|
|
mutex_unlock(&chip->reg_lock);
|
|
|
- return ret;
|
|
|
+
|
|
|
+ return err ? err : val;
|
|
|
}
|
|
|
|
|
|
-static int mv88e6xxx_mdio_write(struct mii_bus *bus, int port, int regnum,
|
|
|
- u16 val)
|
|
|
+static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
|
|
|
{
|
|
|
struct mv88e6xxx_chip *chip = bus->priv;
|
|
|
- int addr = mv88e6xxx_port_to_mdio_addr(chip, port);
|
|
|
- int ret;
|
|
|
+ int err;
|
|
|
|
|
|
- if (addr < 0)
|
|
|
+ if (phy >= mv88e6xxx_num_ports(chip))
|
|
|
return 0xffff;
|
|
|
|
|
|
mutex_lock(&chip->reg_lock);
|
|
|
-
|
|
|
- if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
|
|
|
- ret = mv88e6xxx_mdio_write_ppu(chip, addr, regnum, val);
|
|
|
- else if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_SMI_PHY))
|
|
|
- ret = mv88e6xxx_mdio_write_indirect(chip, addr, regnum, val);
|
|
|
- else
|
|
|
- ret = mv88e6xxx_mdio_write_direct(chip, addr, regnum, val);
|
|
|
-
|
|
|
+ err = mv88e6xxx_phy_write(chip, phy, reg, val);
|
|
|
mutex_unlock(&chip->reg_lock);
|
|
|
- return ret;
|
|
|
+
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
|
|
@@ -3278,9 +2957,6 @@ static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
|
|
|
struct mii_bus *bus;
|
|
|
int err;
|
|
|
|
|
|
- if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
|
|
|
- mv88e6xxx_ppu_state_init(chip);
|
|
|
-
|
|
|
if (np)
|
|
|
chip->mdio_np = of_get_child_by_name(np, "mdio");
|
|
|
|
|
@@ -3335,69 +3011,70 @@ static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
|
|
|
|
|
|
static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
+ u16 val;
|
|
|
int ret;
|
|
|
- int val;
|
|
|
|
|
|
*temp = 0;
|
|
|
|
|
|
mutex_lock(&chip->reg_lock);
|
|
|
|
|
|
- ret = mv88e6xxx_mdio_write_direct(chip, 0x0, 0x16, 0x6);
|
|
|
+ ret = mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x6);
|
|
|
if (ret < 0)
|
|
|
goto error;
|
|
|
|
|
|
/* Enable temperature sensor */
|
|
|
- ret = mv88e6xxx_mdio_read_direct(chip, 0x0, 0x1a);
|
|
|
+ ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
|
|
|
if (ret < 0)
|
|
|
goto error;
|
|
|
|
|
|
- ret = mv88e6xxx_mdio_write_direct(chip, 0x0, 0x1a, ret | (1 << 5));
|
|
|
+ ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val | (1 << 5));
|
|
|
if (ret < 0)
|
|
|
goto error;
|
|
|
|
|
|
/* Wait for temperature to stabilize */
|
|
|
usleep_range(10000, 12000);
|
|
|
|
|
|
- val = mv88e6xxx_mdio_read_direct(chip, 0x0, 0x1a);
|
|
|
- if (val < 0) {
|
|
|
- ret = val;
|
|
|
+ ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
|
|
|
+ if (ret < 0)
|
|
|
goto error;
|
|
|
- }
|
|
|
|
|
|
/* Disable temperature sensor */
|
|
|
- ret = mv88e6xxx_mdio_write_direct(chip, 0x0, 0x1a, ret & ~(1 << 5));
|
|
|
+ ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val & ~(1 << 5));
|
|
|
if (ret < 0)
|
|
|
goto error;
|
|
|
|
|
|
*temp = ((val & 0x1f) - 5) * 5;
|
|
|
|
|
|
error:
|
|
|
- mv88e6xxx_mdio_write_direct(chip, 0x0, 0x16, 0x0);
|
|
|
+ mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x0);
|
|
|
mutex_unlock(&chip->reg_lock);
|
|
|
return ret;
|
|
|
}
|
|
|
|
|
|
static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
|
|
|
+ u16 val;
|
|
|
int ret;
|
|
|
|
|
|
*temp = 0;
|
|
|
|
|
|
- ret = mv88e6xxx_mdio_page_read(ds, phy, 6, 27);
|
|
|
+ mutex_lock(&chip->reg_lock);
|
|
|
+ ret = mv88e6xxx_phy_page_read(chip, phy, 6, 27, &val);
|
|
|
+ mutex_unlock(&chip->reg_lock);
|
|
|
if (ret < 0)
|
|
|
return ret;
|
|
|
|
|
|
- *temp = (ret & 0xff) - 25;
|
|
|
+ *temp = (val & 0xff) - 25;
|
|
|
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
|
|
|
if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
|
|
|
return -EOPNOTSUPP;
|
|
@@ -3410,8 +3087,9 @@ static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
|
|
|
|
|
|
static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
|
|
|
+ u16 val;
|
|
|
int ret;
|
|
|
|
|
|
if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
|
|
@@ -3419,36 +3097,45 @@ static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
|
|
|
|
|
|
*temp = 0;
|
|
|
|
|
|
- ret = mv88e6xxx_mdio_page_read(ds, phy, 6, 26);
|
|
|
+ mutex_lock(&chip->reg_lock);
|
|
|
+ ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
|
|
|
+ mutex_unlock(&chip->reg_lock);
|
|
|
if (ret < 0)
|
|
|
return ret;
|
|
|
|
|
|
- *temp = (((ret >> 8) & 0x1f) * 5) - 25;
|
|
|
+ *temp = (((val >> 8) & 0x1f) * 5) - 25;
|
|
|
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
|
|
|
- int ret;
|
|
|
+ u16 val;
|
|
|
+ int err;
|
|
|
|
|
|
if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
|
|
|
return -EOPNOTSUPP;
|
|
|
|
|
|
- ret = mv88e6xxx_mdio_page_read(ds, phy, 6, 26);
|
|
|
- if (ret < 0)
|
|
|
- return ret;
|
|
|
+ mutex_lock(&chip->reg_lock);
|
|
|
+ err = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
|
|
|
+ if (err)
|
|
|
+ goto unlock;
|
|
|
temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
|
|
|
- return mv88e6xxx_mdio_page_write(ds, phy, 6, 26,
|
|
|
- (ret & 0xe0ff) | (temp << 8));
|
|
|
+ err = mv88e6xxx_phy_page_write(chip, phy, 6, 26,
|
|
|
+ (val & 0xe0ff) | (temp << 8));
|
|
|
+unlock:
|
|
|
+ mutex_unlock(&chip->reg_lock);
|
|
|
+
|
|
|
+ return err;
|
|
|
}
|
|
|
|
|
|
static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
|
|
|
+ u16 val;
|
|
|
int ret;
|
|
|
|
|
|
if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
|
|
@@ -3456,11 +3143,13 @@ static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
|
|
|
|
|
|
*alarm = false;
|
|
|
|
|
|
- ret = mv88e6xxx_mdio_page_read(ds, phy, 6, 26);
|
|
|
+ mutex_lock(&chip->reg_lock);
|
|
|
+ ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
|
|
|
+ mutex_unlock(&chip->reg_lock);
|
|
|
if (ret < 0)
|
|
|
return ret;
|
|
|
|
|
|
- *alarm = !!(ret & 0x40);
|
|
|
+ *alarm = !!(val & 0x40);
|
|
|
|
|
|
return 0;
|
|
|
}
|
|
@@ -3468,74 +3157,22 @@ static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
|
|
|
|
|
|
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
|
|
|
return chip->eeprom_len;
|
|
|
}
|
|
|
|
|
|
-static int mv88e6xxx_get_eeprom16(struct mv88e6xxx_chip *chip,
|
|
|
- struct ethtool_eeprom *eeprom, u8 *data)
|
|
|
-{
|
|
|
- unsigned int offset = eeprom->offset;
|
|
|
- unsigned int len = eeprom->len;
|
|
|
- u16 val;
|
|
|
- int err;
|
|
|
-
|
|
|
- eeprom->len = 0;
|
|
|
-
|
|
|
- if (offset & 1) {
|
|
|
- err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
-
|
|
|
- *data++ = (val >> 8) & 0xff;
|
|
|
-
|
|
|
- offset++;
|
|
|
- len--;
|
|
|
- eeprom->len++;
|
|
|
- }
|
|
|
-
|
|
|
- while (len >= 2) {
|
|
|
- err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
-
|
|
|
- *data++ = val & 0xff;
|
|
|
- *data++ = (val >> 8) & 0xff;
|
|
|
-
|
|
|
- offset += 2;
|
|
|
- len -= 2;
|
|
|
- eeprom->len += 2;
|
|
|
- }
|
|
|
-
|
|
|
- if (len) {
|
|
|
- err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
-
|
|
|
- *data++ = val & 0xff;
|
|
|
-
|
|
|
- offset++;
|
|
|
- len--;
|
|
|
- eeprom->len++;
|
|
|
- }
|
|
|
-
|
|
|
- return 0;
|
|
|
-}
|
|
|
-
|
|
|
static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
|
|
|
struct ethtool_eeprom *eeprom, u8 *data)
|
|
|
{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
int err;
|
|
|
|
|
|
- mutex_lock(&chip->reg_lock);
|
|
|
-
|
|
|
- if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_EEPROM16))
|
|
|
- err = mv88e6xxx_get_eeprom16(chip, eeprom, data);
|
|
|
- else
|
|
|
- err = -EOPNOTSUPP;
|
|
|
+ if (!chip->info->ops->get_eeprom)
|
|
|
+ return -EOPNOTSUPP;
|
|
|
|
|
|
+ mutex_lock(&chip->reg_lock);
|
|
|
+ err = chip->info->ops->get_eeprom(chip, eeprom, data);
|
|
|
mutex_unlock(&chip->reg_lock);
|
|
|
|
|
|
if (err)
|
|
@@ -3546,92 +3183,138 @@ static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
-static int mv88e6xxx_set_eeprom16(struct mv88e6xxx_chip *chip,
|
|
|
- struct ethtool_eeprom *eeprom, u8 *data)
|
|
|
+static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
|
|
|
+ struct ethtool_eeprom *eeprom, u8 *data)
|
|
|
{
|
|
|
- unsigned int offset = eeprom->offset;
|
|
|
- unsigned int len = eeprom->len;
|
|
|
- u16 val;
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
int err;
|
|
|
|
|
|
- /* Ensure the RO WriteEn bit is set */
|
|
|
- err = mv88e6xxx_read(chip, REG_GLOBAL2, GLOBAL2_EEPROM_CMD, &val);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
+ if (!chip->info->ops->set_eeprom)
|
|
|
+ return -EOPNOTSUPP;
|
|
|
|
|
|
- if (!(val & GLOBAL2_EEPROM_CMD_WRITE_EN))
|
|
|
- return -EROFS;
|
|
|
+ if (eeprom->magic != 0xc3ec4951)
|
|
|
+ return -EINVAL;
|
|
|
|
|
|
- eeprom->len = 0;
|
|
|
+ mutex_lock(&chip->reg_lock);
|
|
|
+ err = chip->info->ops->set_eeprom(chip, eeprom, data);
|
|
|
+ mutex_unlock(&chip->reg_lock);
|
|
|
|
|
|
- if (offset & 1) {
|
|
|
- err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
+ return err;
|
|
|
+}
|
|
|
|
|
|
- val = (*data++ << 8) | (val & 0xff);
|
|
|
+static const struct mv88e6xxx_ops mv88e6085_ops = {
|
|
|
+ .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
|
|
|
+ .phy_read = mv88e6xxx_phy_ppu_read,
|
|
|
+ .phy_write = mv88e6xxx_phy_ppu_write,
|
|
|
+};
|
|
|
|
|
|
- err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
+static const struct mv88e6xxx_ops mv88e6095_ops = {
|
|
|
+ .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
|
|
|
+ .phy_read = mv88e6xxx_phy_ppu_read,
|
|
|
+ .phy_write = mv88e6xxx_phy_ppu_write,
|
|
|
+};
|
|
|
|
|
|
- offset++;
|
|
|
- len--;
|
|
|
- eeprom->len++;
|
|
|
- }
|
|
|
+static const struct mv88e6xxx_ops mv88e6123_ops = {
|
|
|
+ .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
|
|
|
+ .phy_read = mv88e6xxx_read,
|
|
|
+ .phy_write = mv88e6xxx_write,
|
|
|
+};
|
|
|
|
|
|
- while (len >= 2) {
|
|
|
- val = *data++;
|
|
|
- val |= *data++ << 8;
|
|
|
+static const struct mv88e6xxx_ops mv88e6131_ops = {
|
|
|
+ .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
|
|
|
+ .phy_read = mv88e6xxx_phy_ppu_read,
|
|
|
+ .phy_write = mv88e6xxx_phy_ppu_write,
|
|
|
+};
|
|
|
|
|
|
- err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
+static const struct mv88e6xxx_ops mv88e6161_ops = {
|
|
|
+ .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
|
|
|
+ .phy_read = mv88e6xxx_read,
|
|
|
+ .phy_write = mv88e6xxx_write,
|
|
|
+};
|
|
|
|
|
|
- offset += 2;
|
|
|
- len -= 2;
|
|
|
- eeprom->len += 2;
|
|
|
- }
|
|
|
+static const struct mv88e6xxx_ops mv88e6165_ops = {
|
|
|
+ .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
|
|
|
+ .phy_read = mv88e6xxx_read,
|
|
|
+ .phy_write = mv88e6xxx_write,
|
|
|
+};
|
|
|
|
|
|
- if (len) {
|
|
|
- err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
+static const struct mv88e6xxx_ops mv88e6171_ops = {
|
|
|
+ .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
|
|
|
+ .phy_read = mv88e6xxx_g2_smi_phy_read,
|
|
|
+ .phy_write = mv88e6xxx_g2_smi_phy_write,
|
|
|
+};
|
|
|
|
|
|
- val = (val & 0xff00) | *data++;
|
|
|
+static const struct mv88e6xxx_ops mv88e6172_ops = {
|
|
|
+ .get_eeprom = mv88e6xxx_g2_get_eeprom16,
|
|
|
+ .set_eeprom = mv88e6xxx_g2_set_eeprom16,
|
|
|
+ .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
|
|
|
+ .phy_read = mv88e6xxx_g2_smi_phy_read,
|
|
|
+ .phy_write = mv88e6xxx_g2_smi_phy_write,
|
|
|
+};
|
|
|
|
|
|
- err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
|
|
|
- if (err)
|
|
|
- return err;
|
|
|
+static const struct mv88e6xxx_ops mv88e6175_ops = {
|
|
|
+ .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
|
|
|
+ .phy_read = mv88e6xxx_g2_smi_phy_read,
|
|
|
+ .phy_write = mv88e6xxx_g2_smi_phy_write,
|
|
|
+};
|
|
|
|
|
|
- offset++;
|
|
|
- len--;
|
|
|
- eeprom->len++;
|
|
|
- }
|
|
|
+static const struct mv88e6xxx_ops mv88e6176_ops = {
|
|
|
+ .get_eeprom = mv88e6xxx_g2_get_eeprom16,
|
|
|
+ .set_eeprom = mv88e6xxx_g2_set_eeprom16,
|
|
|
+ .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
|
|
|
+ .phy_read = mv88e6xxx_g2_smi_phy_read,
|
|
|
+ .phy_write = mv88e6xxx_g2_smi_phy_write,
|
|
|
+};
|
|
|
|
|
|
- return 0;
|
|
|
-}
|
|
|
+static const struct mv88e6xxx_ops mv88e6185_ops = {
|
|
|
+ .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
|
|
|
+ .phy_read = mv88e6xxx_phy_ppu_read,
|
|
|
+ .phy_write = mv88e6xxx_phy_ppu_write,
|
|
|
+};
|
|
|
|
|
|
-static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
|
|
|
- struct ethtool_eeprom *eeprom, u8 *data)
|
|
|
-{
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
- int err;
|
|
|
+static const struct mv88e6xxx_ops mv88e6240_ops = {
|
|
|
+ .get_eeprom = mv88e6xxx_g2_get_eeprom16,
|
|
|
+ .set_eeprom = mv88e6xxx_g2_set_eeprom16,
|
|
|
+ .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
|
|
|
+ .phy_read = mv88e6xxx_g2_smi_phy_read,
|
|
|
+ .phy_write = mv88e6xxx_g2_smi_phy_write,
|
|
|
+};
|
|
|
|
|
|
- if (eeprom->magic != 0xc3ec4951)
|
|
|
- return -EINVAL;
|
|
|
+static const struct mv88e6xxx_ops mv88e6320_ops = {
|
|
|
+ .get_eeprom = mv88e6xxx_g2_get_eeprom16,
|
|
|
+ .set_eeprom = mv88e6xxx_g2_set_eeprom16,
|
|
|
+ .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
|
|
|
+ .phy_read = mv88e6xxx_g2_smi_phy_read,
|
|
|
+ .phy_write = mv88e6xxx_g2_smi_phy_write,
|
|
|
+};
|
|
|
|
|
|
- mutex_lock(&chip->reg_lock);
|
|
|
+static const struct mv88e6xxx_ops mv88e6321_ops = {
|
|
|
+ .get_eeprom = mv88e6xxx_g2_get_eeprom16,
|
|
|
+ .set_eeprom = mv88e6xxx_g2_set_eeprom16,
|
|
|
+ .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
|
|
|
+ .phy_read = mv88e6xxx_g2_smi_phy_read,
|
|
|
+ .phy_write = mv88e6xxx_g2_smi_phy_write,
|
|
|
+};
|
|
|
|
|
|
- if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_EEPROM16))
|
|
|
- err = mv88e6xxx_set_eeprom16(chip, eeprom, data);
|
|
|
- else
|
|
|
- err = -EOPNOTSUPP;
|
|
|
+static const struct mv88e6xxx_ops mv88e6350_ops = {
|
|
|
+ .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
|
|
|
+ .phy_read = mv88e6xxx_g2_smi_phy_read,
|
|
|
+ .phy_write = mv88e6xxx_g2_smi_phy_write,
|
|
|
+};
|
|
|
|
|
|
- mutex_unlock(&chip->reg_lock);
|
|
|
+static const struct mv88e6xxx_ops mv88e6351_ops = {
|
|
|
+ .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
|
|
|
+ .phy_read = mv88e6xxx_g2_smi_phy_read,
|
|
|
+ .phy_write = mv88e6xxx_g2_smi_phy_write,
|
|
|
+};
|
|
|
|
|
|
- return err;
|
|
|
-}
|
|
|
+static const struct mv88e6xxx_ops mv88e6352_ops = {
|
|
|
+ .get_eeprom = mv88e6xxx_g2_get_eeprom16,
|
|
|
+ .set_eeprom = mv88e6xxx_g2_set_eeprom16,
|
|
|
+ .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
|
|
|
+ .phy_read = mv88e6xxx_g2_smi_phy_read,
|
|
|
+ .phy_write = mv88e6xxx_g2_smi_phy_write,
|
|
|
+};
|
|
|
|
|
|
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
[MV88E6085] = {
|
|
@@ -3641,8 +3324,10 @@ static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
.num_databases = 4096,
|
|
|
.num_ports = 10,
|
|
|
.port_base_addr = 0x10,
|
|
|
+ .global1_addr = 0x1b,
|
|
|
.age_time_coeff = 15000,
|
|
|
.flags = MV88E6XXX_FLAGS_FAMILY_6097,
|
|
|
+ .ops = &mv88e6085_ops,
|
|
|
},
|
|
|
|
|
|
[MV88E6095] = {
|
|
@@ -3652,8 +3337,10 @@ static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
.num_databases = 256,
|
|
|
.num_ports = 11,
|
|
|
.port_base_addr = 0x10,
|
|
|
+ .global1_addr = 0x1b,
|
|
|
.age_time_coeff = 15000,
|
|
|
.flags = MV88E6XXX_FLAGS_FAMILY_6095,
|
|
|
+ .ops = &mv88e6095_ops,
|
|
|
},
|
|
|
|
|
|
[MV88E6123] = {
|
|
@@ -3663,8 +3350,10 @@ static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
.num_databases = 4096,
|
|
|
.num_ports = 3,
|
|
|
.port_base_addr = 0x10,
|
|
|
+ .global1_addr = 0x1b,
|
|
|
.age_time_coeff = 15000,
|
|
|
.flags = MV88E6XXX_FLAGS_FAMILY_6165,
|
|
|
+ .ops = &mv88e6123_ops,
|
|
|
},
|
|
|
|
|
|
[MV88E6131] = {
|
|
@@ -3674,8 +3363,10 @@ static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
.num_databases = 256,
|
|
|
.num_ports = 8,
|
|
|
.port_base_addr = 0x10,
|
|
|
+ .global1_addr = 0x1b,
|
|
|
.age_time_coeff = 15000,
|
|
|
.flags = MV88E6XXX_FLAGS_FAMILY_6185,
|
|
|
+ .ops = &mv88e6131_ops,
|
|
|
},
|
|
|
|
|
|
[MV88E6161] = {
|
|
@@ -3685,8 +3376,10 @@ static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
.num_databases = 4096,
|
|
|
.num_ports = 6,
|
|
|
.port_base_addr = 0x10,
|
|
|
+ .global1_addr = 0x1b,
|
|
|
.age_time_coeff = 15000,
|
|
|
.flags = MV88E6XXX_FLAGS_FAMILY_6165,
|
|
|
+ .ops = &mv88e6161_ops,
|
|
|
},
|
|
|
|
|
|
[MV88E6165] = {
|
|
@@ -3696,8 +3389,10 @@ static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
.num_databases = 4096,
|
|
|
.num_ports = 6,
|
|
|
.port_base_addr = 0x10,
|
|
|
+ .global1_addr = 0x1b,
|
|
|
.age_time_coeff = 15000,
|
|
|
.flags = MV88E6XXX_FLAGS_FAMILY_6165,
|
|
|
+ .ops = &mv88e6165_ops,
|
|
|
},
|
|
|
|
|
|
[MV88E6171] = {
|
|
@@ -3707,8 +3402,10 @@ static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
.num_databases = 4096,
|
|
|
.num_ports = 7,
|
|
|
.port_base_addr = 0x10,
|
|
|
+ .global1_addr = 0x1b,
|
|
|
.age_time_coeff = 15000,
|
|
|
.flags = MV88E6XXX_FLAGS_FAMILY_6351,
|
|
|
+ .ops = &mv88e6171_ops,
|
|
|
},
|
|
|
|
|
|
[MV88E6172] = {
|
|
@@ -3718,8 +3415,10 @@ static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
.num_databases = 4096,
|
|
|
.num_ports = 7,
|
|
|
.port_base_addr = 0x10,
|
|
|
+ .global1_addr = 0x1b,
|
|
|
.age_time_coeff = 15000,
|
|
|
.flags = MV88E6XXX_FLAGS_FAMILY_6352,
|
|
|
+ .ops = &mv88e6172_ops,
|
|
|
},
|
|
|
|
|
|
[MV88E6175] = {
|
|
@@ -3729,8 +3428,10 @@ static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
.num_databases = 4096,
|
|
|
.num_ports = 7,
|
|
|
.port_base_addr = 0x10,
|
|
|
+ .global1_addr = 0x1b,
|
|
|
.age_time_coeff = 15000,
|
|
|
.flags = MV88E6XXX_FLAGS_FAMILY_6351,
|
|
|
+ .ops = &mv88e6175_ops,
|
|
|
},
|
|
|
|
|
|
[MV88E6176] = {
|
|
@@ -3740,8 +3441,10 @@ static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
.num_databases = 4096,
|
|
|
.num_ports = 7,
|
|
|
.port_base_addr = 0x10,
|
|
|
+ .global1_addr = 0x1b,
|
|
|
.age_time_coeff = 15000,
|
|
|
.flags = MV88E6XXX_FLAGS_FAMILY_6352,
|
|
|
+ .ops = &mv88e6176_ops,
|
|
|
},
|
|
|
|
|
|
[MV88E6185] = {
|
|
@@ -3751,8 +3454,10 @@ static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
.num_databases = 256,
|
|
|
.num_ports = 10,
|
|
|
.port_base_addr = 0x10,
|
|
|
+ .global1_addr = 0x1b,
|
|
|
.age_time_coeff = 15000,
|
|
|
.flags = MV88E6XXX_FLAGS_FAMILY_6185,
|
|
|
+ .ops = &mv88e6185_ops,
|
|
|
},
|
|
|
|
|
|
[MV88E6240] = {
|
|
@@ -3762,8 +3467,10 @@ static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
.num_databases = 4096,
|
|
|
.num_ports = 7,
|
|
|
.port_base_addr = 0x10,
|
|
|
+ .global1_addr = 0x1b,
|
|
|
.age_time_coeff = 15000,
|
|
|
.flags = MV88E6XXX_FLAGS_FAMILY_6352,
|
|
|
+ .ops = &mv88e6240_ops,
|
|
|
},
|
|
|
|
|
|
[MV88E6320] = {
|
|
@@ -3773,8 +3480,10 @@ static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
.num_databases = 4096,
|
|
|
.num_ports = 7,
|
|
|
.port_base_addr = 0x10,
|
|
|
+ .global1_addr = 0x1b,
|
|
|
.age_time_coeff = 15000,
|
|
|
.flags = MV88E6XXX_FLAGS_FAMILY_6320,
|
|
|
+ .ops = &mv88e6320_ops,
|
|
|
},
|
|
|
|
|
|
[MV88E6321] = {
|
|
@@ -3784,8 +3493,10 @@ static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
.num_databases = 4096,
|
|
|
.num_ports = 7,
|
|
|
.port_base_addr = 0x10,
|
|
|
+ .global1_addr = 0x1b,
|
|
|
.age_time_coeff = 15000,
|
|
|
.flags = MV88E6XXX_FLAGS_FAMILY_6320,
|
|
|
+ .ops = &mv88e6321_ops,
|
|
|
},
|
|
|
|
|
|
[MV88E6350] = {
|
|
@@ -3795,8 +3506,10 @@ static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
.num_databases = 4096,
|
|
|
.num_ports = 7,
|
|
|
.port_base_addr = 0x10,
|
|
|
+ .global1_addr = 0x1b,
|
|
|
.age_time_coeff = 15000,
|
|
|
.flags = MV88E6XXX_FLAGS_FAMILY_6351,
|
|
|
+ .ops = &mv88e6350_ops,
|
|
|
},
|
|
|
|
|
|
[MV88E6351] = {
|
|
@@ -3806,8 +3519,10 @@ static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
.num_databases = 4096,
|
|
|
.num_ports = 7,
|
|
|
.port_base_addr = 0x10,
|
|
|
+ .global1_addr = 0x1b,
|
|
|
.age_time_coeff = 15000,
|
|
|
.flags = MV88E6XXX_FLAGS_FAMILY_6351,
|
|
|
+ .ops = &mv88e6351_ops,
|
|
|
},
|
|
|
|
|
|
[MV88E6352] = {
|
|
@@ -3817,8 +3532,10 @@ static const struct mv88e6xxx_info mv88e6xxx_table[] = {
|
|
|
.num_databases = 4096,
|
|
|
.num_ports = 7,
|
|
|
.port_base_addr = 0x10,
|
|
|
+ .global1_addr = 0x1b,
|
|
|
.age_time_coeff = 15000,
|
|
|
.flags = MV88E6XXX_FLAGS_FAMILY_6352,
|
|
|
+ .ops = &mv88e6352_ops,
|
|
|
},
|
|
|
};
|
|
|
|
|
@@ -3856,6 +3573,10 @@ static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
|
|
|
/* Update the compatible info with the probed one */
|
|
|
chip->info = info;
|
|
|
|
|
|
+ err = mv88e6xxx_g2_require(chip);
|
|
|
+ if (err)
|
|
|
+ return err;
|
|
|
+
|
|
|
dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
|
|
|
chip->info->prod_num, chip->info->name, rev);
|
|
|
|
|
@@ -3877,6 +3598,18 @@ static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
|
|
|
return chip;
|
|
|
}
|
|
|
|
|
|
+static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
|
|
|
+{
|
|
|
+ if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
|
|
|
+ mv88e6xxx_ppu_state_init(chip);
|
|
|
+}
|
|
|
+
|
|
|
+static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
|
|
|
+{
|
|
|
+ if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
|
|
|
+ mv88e6xxx_ppu_state_destroy(chip);
|
|
|
+}
|
|
|
+
|
|
|
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
|
|
|
struct mii_bus *bus, int sw_addr)
|
|
|
{
|
|
@@ -3886,7 +3619,7 @@ static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
|
|
|
|
|
|
if (sw_addr == 0)
|
|
|
chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
|
|
|
- else if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_MULTI_CHIP))
|
|
|
+ else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
|
|
|
chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
|
|
|
else
|
|
|
return -EINVAL;
|
|
@@ -3897,6 +3630,16 @@ static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
+static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
|
|
|
+{
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
+
|
|
|
+ if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA))
|
|
|
+ return DSA_TAG_PROTO_EDSA;
|
|
|
+
|
|
|
+ return DSA_TAG_PROTO_DSA;
|
|
|
+}
|
|
|
+
|
|
|
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
|
|
|
struct device *host_dev, int sw_addr,
|
|
|
void **priv)
|
|
@@ -3924,6 +3667,8 @@ static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
|
|
|
if (err)
|
|
|
goto free;
|
|
|
|
|
|
+ mv88e6xxx_phy_init(chip);
|
|
|
+
|
|
|
err = mv88e6xxx_mdio_register(chip, NULL);
|
|
|
if (err)
|
|
|
goto free;
|
|
@@ -3937,9 +3682,61 @@ free:
|
|
|
return NULL;
|
|
|
}
|
|
|
|
|
|
-static struct dsa_switch_driver mv88e6xxx_switch_driver = {
|
|
|
- .tag_protocol = DSA_TAG_PROTO_EDSA,
|
|
|
+static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
|
|
|
+ const struct switchdev_obj_port_mdb *mdb,
|
|
|
+ struct switchdev_trans *trans)
|
|
|
+{
|
|
|
+ /* We don't need any dynamic resource from the kernel (yet),
|
|
|
+ * so skip the prepare phase.
|
|
|
+ */
|
|
|
+
|
|
|
+ return 0;
|
|
|
+}
|
|
|
+
|
|
|
+static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
|
|
|
+ const struct switchdev_obj_port_mdb *mdb,
|
|
|
+ struct switchdev_trans *trans)
|
|
|
+{
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
+
|
|
|
+ mutex_lock(&chip->reg_lock);
|
|
|
+ if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
|
|
|
+ GLOBAL_ATU_DATA_STATE_MC_STATIC))
|
|
|
+ netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
|
|
|
+ mutex_unlock(&chip->reg_lock);
|
|
|
+}
|
|
|
+
|
|
|
+static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
|
|
|
+ const struct switchdev_obj_port_mdb *mdb)
|
|
|
+{
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
+ int err;
|
|
|
+
|
|
|
+ mutex_lock(&chip->reg_lock);
|
|
|
+ err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
|
|
|
+ GLOBAL_ATU_DATA_STATE_UNUSED);
|
|
|
+ mutex_unlock(&chip->reg_lock);
|
|
|
+
|
|
|
+ return err;
|
|
|
+}
|
|
|
+
|
|
|
+static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
|
|
|
+ struct switchdev_obj_port_mdb *mdb,
|
|
|
+ int (*cb)(struct switchdev_obj *obj))
|
|
|
+{
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
+ int err;
|
|
|
+
|
|
|
+ mutex_lock(&chip->reg_lock);
|
|
|
+ err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
|
|
|
+ mutex_unlock(&chip->reg_lock);
|
|
|
+
|
|
|
+ return err;
|
|
|
+}
|
|
|
+
|
|
|
+static struct dsa_switch_ops mv88e6xxx_switch_ops = {
|
|
|
.probe = mv88e6xxx_drv_probe,
|
|
|
+ .get_tag_protocol = mv88e6xxx_get_tag_protocol,
|
|
|
.setup = mv88e6xxx_setup,
|
|
|
.set_addr = mv88e6xxx_set_addr,
|
|
|
.adjust_link = mv88e6xxx_adjust_link,
|
|
@@ -3963,6 +3760,7 @@ static struct dsa_switch_driver mv88e6xxx_switch_driver = {
|
|
|
.port_bridge_join = mv88e6xxx_port_bridge_join,
|
|
|
.port_bridge_leave = mv88e6xxx_port_bridge_leave,
|
|
|
.port_stp_state_set = mv88e6xxx_port_stp_state_set,
|
|
|
+ .port_fast_age = mv88e6xxx_port_fast_age,
|
|
|
.port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
|
|
|
.port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
|
|
|
.port_vlan_add = mv88e6xxx_port_vlan_add,
|
|
@@ -3972,6 +3770,10 @@ static struct dsa_switch_driver mv88e6xxx_switch_driver = {
|
|
|
.port_fdb_add = mv88e6xxx_port_fdb_add,
|
|
|
.port_fdb_del = mv88e6xxx_port_fdb_del,
|
|
|
.port_fdb_dump = mv88e6xxx_port_fdb_dump,
|
|
|
+ .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
|
|
|
+ .port_mdb_add = mv88e6xxx_port_mdb_add,
|
|
|
+ .port_mdb_del = mv88e6xxx_port_mdb_del,
|
|
|
+ .port_mdb_dump = mv88e6xxx_port_mdb_dump,
|
|
|
};
|
|
|
|
|
|
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
|
|
@@ -3986,7 +3788,7 @@ static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
|
|
|
|
|
|
ds->dev = dev;
|
|
|
ds->priv = chip;
|
|
|
- ds->drv = &mv88e6xxx_switch_driver;
|
|
|
+ ds->ops = &mv88e6xxx_switch_ops;
|
|
|
|
|
|
dev_set_drvdata(dev, ds);
|
|
|
|
|
@@ -4025,11 +3827,13 @@ static int mv88e6xxx_probe(struct mdio_device *mdiodev)
|
|
|
if (err)
|
|
|
return err;
|
|
|
|
|
|
+ mv88e6xxx_phy_init(chip);
|
|
|
+
|
|
|
chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_ASIS);
|
|
|
if (IS_ERR(chip->reset))
|
|
|
return PTR_ERR(chip->reset);
|
|
|
|
|
|
- if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_EEPROM16) &&
|
|
|
+ if (chip->info->ops->get_eeprom &&
|
|
|
!of_property_read_u32(np, "eeprom-length", &eeprom_len))
|
|
|
chip->eeprom_len = eeprom_len;
|
|
|
|
|
@@ -4049,8 +3853,9 @@ static int mv88e6xxx_probe(struct mdio_device *mdiodev)
|
|
|
static void mv88e6xxx_remove(struct mdio_device *mdiodev)
|
|
|
{
|
|
|
struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
|
|
|
- struct mv88e6xxx_chip *chip = ds_to_priv(ds);
|
|
|
+ struct mv88e6xxx_chip *chip = ds->priv;
|
|
|
|
|
|
+ mv88e6xxx_phy_destroy(chip);
|
|
|
mv88e6xxx_unregister_switch(chip);
|
|
|
mv88e6xxx_mdio_unregister(chip);
|
|
|
}
|
|
@@ -4076,7 +3881,7 @@ static struct mdio_driver mv88e6xxx_driver = {
|
|
|
|
|
|
static int __init mv88e6xxx_init(void)
|
|
|
{
|
|
|
- register_switch_driver(&mv88e6xxx_switch_driver);
|
|
|
+ register_switch_driver(&mv88e6xxx_switch_ops);
|
|
|
return mdio_driver_register(&mv88e6xxx_driver);
|
|
|
}
|
|
|
module_init(mv88e6xxx_init);
|
|
@@ -4084,7 +3889,7 @@ module_init(mv88e6xxx_init);
|
|
|
static void __exit mv88e6xxx_cleanup(void)
|
|
|
{
|
|
|
mdio_driver_unregister(&mv88e6xxx_driver);
|
|
|
- unregister_switch_driver(&mv88e6xxx_switch_driver);
|
|
|
+ unregister_switch_driver(&mv88e6xxx_switch_ops);
|
|
|
}
|
|
|
module_exit(mv88e6xxx_cleanup);
|
|
|
|