|
@@ -295,7 +295,8 @@ int imx6_set_lpm(enum mxc_cpu_pwr_mode mode)
|
|
|
val &= ~BM_CLPCR_SBYOS;
|
|
|
if (cpu_is_imx6sl())
|
|
|
val |= BM_CLPCR_BYPASS_PMIC_READY;
|
|
|
- if (cpu_is_imx6sl() || cpu_is_imx6sx() || cpu_is_imx6ul())
|
|
|
+ if (cpu_is_imx6sl() || cpu_is_imx6sx() || cpu_is_imx6ul() ||
|
|
|
+ cpu_is_imx6ull())
|
|
|
val |= BM_CLPCR_BYP_MMDC_CH0_LPM_HS;
|
|
|
else
|
|
|
val |= BM_CLPCR_BYP_MMDC_CH1_LPM_HS;
|
|
@@ -312,7 +313,8 @@ int imx6_set_lpm(enum mxc_cpu_pwr_mode mode)
|
|
|
val |= BM_CLPCR_SBYOS;
|
|
|
if (cpu_is_imx6sl() || cpu_is_imx6sx())
|
|
|
val |= BM_CLPCR_BYPASS_PMIC_READY;
|
|
|
- if (cpu_is_imx6sl() || cpu_is_imx6sx() || cpu_is_imx6ul())
|
|
|
+ if (cpu_is_imx6sl() || cpu_is_imx6sx() || cpu_is_imx6ul() ||
|
|
|
+ cpu_is_imx6ull())
|
|
|
val |= BM_CLPCR_BYP_MMDC_CH0_LPM_HS;
|
|
|
else
|
|
|
val |= BM_CLPCR_BYP_MMDC_CH1_LPM_HS;
|