|
@@ -739,7 +739,9 @@ static const struct samsung_pll_rate_table exynos5443_pll_rates[] __initconst =
|
|
|
PLL_35XX_RATE(350000000U, 350, 6, 2),
|
|
|
PLL_35XX_RATE(333000000U, 222, 4, 2),
|
|
|
PLL_35XX_RATE(300000000U, 500, 5, 3),
|
|
|
+ PLL_35XX_RATE(278000000U, 556, 6, 3),
|
|
|
PLL_35XX_RATE(266000000U, 532, 6, 3),
|
|
|
+ PLL_35XX_RATE(250000000U, 500, 6, 3),
|
|
|
PLL_35XX_RATE(200000000U, 400, 6, 3),
|
|
|
PLL_35XX_RATE(166000000U, 332, 6, 3),
|
|
|
PLL_35XX_RATE(160000000U, 320, 6, 3),
|
|
@@ -2559,8 +2561,10 @@ static const struct samsung_fixed_rate_clock disp_fixed_clks[] __initconst = {
|
|
|
FRATE(0, "phyclk_mipidphy1_bitclkdiv8_phy", NULL, 0, 188000000),
|
|
|
FRATE(0, "phyclk_mipidphy1_rxclkesc0_phy", NULL, 0, 100000000),
|
|
|
/* PHY clocks from MIPI_DPHY0 */
|
|
|
- FRATE(0, "phyclk_mipidphy0_bitclkdiv8_phy", NULL, 0, 188000000),
|
|
|
- FRATE(0, "phyclk_mipidphy0_rxclkesc0_phy", NULL, 0, 100000000),
|
|
|
+ FRATE(CLK_PHYCLK_MIPIDPHY0_BITCLKDIV8_PHY, "phyclk_mipidphy0_bitclkdiv8_phy",
|
|
|
+ NULL, 0, 188000000),
|
|
|
+ FRATE(CLK_PHYCLK_MIPIDPHY0_RXCLKESC0_PHY, "phyclk_mipidphy0_rxclkesc0_phy",
|
|
|
+ NULL, 0, 100000000),
|
|
|
/* PHY clocks from HDMI_PHY */
|
|
|
FRATE(CLK_PHYCLK_HDMIPHY_TMDS_CLKO_PHY, "phyclk_hdmiphy_tmds_clko_phy",
|
|
|
NULL, 0, 300000000),
|