|
@@ -2474,16 +2474,7 @@ done:
|
|
|
static struct event_constraint *
|
|
|
intel_bts_constraints(struct perf_event *event)
|
|
|
{
|
|
|
- struct hw_perf_event *hwc = &event->hw;
|
|
|
- unsigned int hw_event, bts_event;
|
|
|
-
|
|
|
- if (event->attr.freq)
|
|
|
- return NULL;
|
|
|
-
|
|
|
- hw_event = hwc->config & INTEL_ARCH_EVENT_MASK;
|
|
|
- bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS);
|
|
|
-
|
|
|
- if (unlikely(hw_event == bts_event && hwc->sample_period == 1))
|
|
|
+ if (unlikely(intel_pmu_has_bts(event)))
|
|
|
return &bts_constraint;
|
|
|
|
|
|
return NULL;
|
|
@@ -3105,10 +3096,8 @@ static unsigned long intel_pmu_large_pebs_flags(struct perf_event *event)
|
|
|
static int intel_pmu_bts_config(struct perf_event *event)
|
|
|
{
|
|
|
struct perf_event_attr *attr = &event->attr;
|
|
|
- struct hw_perf_event *hwc = &event->hw;
|
|
|
|
|
|
- if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
|
|
|
- !attr->freq && hwc->sample_period == 1) {
|
|
|
+ if (unlikely(intel_pmu_has_bts(event))) {
|
|
|
/* BTS is not supported by this architecture. */
|
|
|
if (!x86_pmu.bts_active)
|
|
|
return -EOPNOTSUPP;
|
|
@@ -3170,7 +3159,7 @@ static int intel_pmu_hw_config(struct perf_event *event)
|
|
|
/*
|
|
|
* BTS is set up earlier in this path, so don't account twice
|
|
|
*/
|
|
|
- if (!intel_pmu_has_bts(event)) {
|
|
|
+ if (!unlikely(intel_pmu_has_bts(event))) {
|
|
|
/* disallow lbr if conflicting events are present */
|
|
|
if (x86_add_exclusive(x86_lbr_exclusive_lbr))
|
|
|
return -EBUSY;
|