|
@@ -961,6 +961,23 @@ static const struct sun4i_i2s_quirks sun8i_h3_i2s_quirks = {
|
|
|
.field_rxchansel = REG_FIELD(SUN8I_I2S_RX_CHAN_SEL_REG, 0, 2),
|
|
|
};
|
|
|
|
|
|
+static const struct sun4i_i2s_quirks sun50i_a64_codec_i2s_quirks = {
|
|
|
+ .has_reset = true,
|
|
|
+ .reg_offset_txdata = SUN8I_I2S_FIFO_TX_REG,
|
|
|
+ .sun4i_i2s_regmap = &sun4i_i2s_regmap_config,
|
|
|
+ .has_slave_select_bit = true,
|
|
|
+ .field_clkdiv_mclk_en = REG_FIELD(SUN4I_I2S_CLK_DIV_REG, 7, 7),
|
|
|
+ .field_fmt_wss = REG_FIELD(SUN4I_I2S_FMT0_REG, 2, 3),
|
|
|
+ .field_fmt_sr = REG_FIELD(SUN4I_I2S_FMT0_REG, 4, 5),
|
|
|
+ .field_fmt_bclk = REG_FIELD(SUN4I_I2S_FMT0_REG, 6, 6),
|
|
|
+ .field_fmt_lrclk = REG_FIELD(SUN4I_I2S_FMT0_REG, 7, 7),
|
|
|
+ .field_fmt_mode = REG_FIELD(SUN4I_I2S_FMT0_REG, 0, 1),
|
|
|
+ .field_txchanmap = REG_FIELD(SUN4I_I2S_TX_CHAN_MAP_REG, 0, 31),
|
|
|
+ .field_rxchanmap = REG_FIELD(SUN4I_I2S_RX_CHAN_MAP_REG, 0, 31),
|
|
|
+ .field_txchansel = REG_FIELD(SUN4I_I2S_TX_CHAN_SEL_REG, 0, 2),
|
|
|
+ .field_rxchansel = REG_FIELD(SUN4I_I2S_RX_CHAN_SEL_REG, 0, 2),
|
|
|
+};
|
|
|
+
|
|
|
static int sun4i_i2s_init_regmap_fields(struct device *dev,
|
|
|
struct sun4i_i2s *i2s)
|
|
|
{
|
|
@@ -1169,6 +1186,10 @@ static const struct of_device_id sun4i_i2s_match[] = {
|
|
|
.compatible = "allwinner,sun8i-h3-i2s",
|
|
|
.data = &sun8i_h3_i2s_quirks,
|
|
|
},
|
|
|
+ {
|
|
|
+ .compatible = "allwinner,sun50i-a64-codec-i2s",
|
|
|
+ .data = &sun50i_a64_codec_i2s_quirks,
|
|
|
+ },
|
|
|
{}
|
|
|
};
|
|
|
MODULE_DEVICE_TABLE(of, sun4i_i2s_match);
|