|
@@ -9,6 +9,7 @@
|
|
|
#include "stih41x.dtsi"
|
|
|
#include "stih416-clock.dtsi"
|
|
|
#include "stih416-pinctrl.dtsi"
|
|
|
+#include <dt-bindings/interrupt-controller/arm-gic.h>
|
|
|
/ {
|
|
|
L2: cache-controller {
|
|
|
compatible = "arm,pl310-cache";
|
|
@@ -92,5 +93,57 @@
|
|
|
pinctrl-0 = <&pinctrl_sbc_serial1>;
|
|
|
clocks = <&CLK_SYSIN>;
|
|
|
};
|
|
|
+
|
|
|
+ i2c@fed40000 {
|
|
|
+ compatible = "st,comms-ssc4-i2c";
|
|
|
+ reg = <0xfed40000 0x110>;
|
|
|
+ interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
+ clocks = <&CLK_S_ICN_REG_0>;
|
|
|
+ clock-names = "ssc";
|
|
|
+ clock-frequency = <400000>;
|
|
|
+ pinctrl-names = "default";
|
|
|
+ pinctrl-0 = <&pinctrl_i2c0_default>;
|
|
|
+
|
|
|
+ status = "disabled";
|
|
|
+ };
|
|
|
+
|
|
|
+ i2c@fed41000 {
|
|
|
+ compatible = "st,comms-ssc4-i2c";
|
|
|
+ reg = <0xfed41000 0x110>;
|
|
|
+ interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
+ clocks = <&CLK_S_ICN_REG_0>;
|
|
|
+ clock-names = "ssc";
|
|
|
+ clock-frequency = <400000>;
|
|
|
+ pinctrl-names = "default";
|
|
|
+ pinctrl-0 = <&pinctrl_i2c1_default>;
|
|
|
+
|
|
|
+ status = "disabled";
|
|
|
+ };
|
|
|
+
|
|
|
+ i2c@fe540000 {
|
|
|
+ compatible = "st,comms-ssc4-i2c";
|
|
|
+ reg = <0xfe540000 0x110>;
|
|
|
+ interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
+ clocks = <&CLK_SYSIN>;
|
|
|
+ clock-names = "ssc";
|
|
|
+ clock-frequency = <400000>;
|
|
|
+ pinctrl-names = "default";
|
|
|
+ pinctrl-0 = <&pinctrl_sbc_i2c0_default>;
|
|
|
+
|
|
|
+ status = "disabled";
|
|
|
+ };
|
|
|
+
|
|
|
+ i2c@fe541000 {
|
|
|
+ compatible = "st,comms-ssc4-i2c";
|
|
|
+ reg = <0xfe541000 0x110>;
|
|
|
+ interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
+ clocks = <&CLK_SYSIN>;
|
|
|
+ clock-names = "ssc";
|
|
|
+ clock-frequency = <400000>;
|
|
|
+ pinctrl-names = "default";
|
|
|
+ pinctrl-0 = <&pinctrl_sbc_i2c1_default>;
|
|
|
+
|
|
|
+ status = "disabled";
|
|
|
+ };
|
|
|
};
|
|
|
};
|