|
@@ -46,12 +46,12 @@ void ath79_ddr_ctrl_init(void)
|
|
{
|
|
{
|
|
ath79_ddr_base = ioremap_nocache(AR71XX_DDR_CTRL_BASE,
|
|
ath79_ddr_base = ioremap_nocache(AR71XX_DDR_CTRL_BASE,
|
|
AR71XX_DDR_CTRL_SIZE);
|
|
AR71XX_DDR_CTRL_SIZE);
|
|
- if (soc_is_ar71xx() || soc_is_ar934x()) {
|
|
|
|
- ath79_ddr_wb_flush_base = ath79_ddr_base + 0x9c;
|
|
|
|
- ath79_ddr_pci_win_base = ath79_ddr_base + 0x7c;
|
|
|
|
- } else {
|
|
|
|
|
|
+ if (soc_is_ar913x() || soc_is_ar724x() || soc_is_ar933x()) {
|
|
ath79_ddr_wb_flush_base = ath79_ddr_base + 0x7c;
|
|
ath79_ddr_wb_flush_base = ath79_ddr_base + 0x7c;
|
|
ath79_ddr_pci_win_base = 0;
|
|
ath79_ddr_pci_win_base = 0;
|
|
|
|
+ } else {
|
|
|
|
+ ath79_ddr_wb_flush_base = ath79_ddr_base + 0x9c;
|
|
|
|
+ ath79_ddr_pci_win_base = ath79_ddr_base + 0x7c;
|
|
}
|
|
}
|
|
}
|
|
}
|
|
EXPORT_SYMBOL_GPL(ath79_ddr_ctrl_init);
|
|
EXPORT_SYMBOL_GPL(ath79_ddr_ctrl_init);
|