|
@@ -61,6 +61,7 @@
|
|
|
|
|
|
#define MSTPSR1 IOMEM(0xe6150038)
|
|
|
#define MSTPSR2 IOMEM(0xe6150040)
|
|
|
+#define MSTPSR3 IOMEM(0xe6150048)
|
|
|
#define MSTPSR5 IOMEM(0xe615003c)
|
|
|
#define MSTPSR7 IOMEM(0xe61501c4)
|
|
|
#define MSTPSR8 IOMEM(0xe61509a0)
|
|
@@ -69,8 +70,8 @@
|
|
|
|
|
|
#define MODEMR 0xE6160060
|
|
|
#define SDCKCR 0xE6150074
|
|
|
-#define SD2CKCR 0xE6150078
|
|
|
-#define SD3CKCR 0xE615007C
|
|
|
+#define SD1CKCR 0xE6150078
|
|
|
+#define SD2CKCR 0xE615026c
|
|
|
#define MMC0CKCR 0xE6150240
|
|
|
#define MMC1CKCR 0xE6150244
|
|
|
#define SSPCKCR 0xE6150248
|
|
@@ -101,6 +102,7 @@ static struct clk main_clk = {
|
|
|
*/
|
|
|
SH_FIXED_RATIO_CLK_SET(pll1_clk, main_clk, 1, 1);
|
|
|
SH_FIXED_RATIO_CLK_SET(pll3_clk, main_clk, 1, 1);
|
|
|
+SH_FIXED_RATIO_CLK_SET(qspi_clk, pll1_clk, 1, 1);
|
|
|
|
|
|
/* fixed ratio clock */
|
|
|
SH_FIXED_RATIO_CLK_SET(extal_div2_clk, extal_clk, 1, 2);
|
|
@@ -124,6 +126,7 @@ static struct clk *main_clks[] = {
|
|
|
&pll3_clk,
|
|
|
&hp_clk,
|
|
|
&p_clk,
|
|
|
+ &qspi_clk,
|
|
|
&rclk_clk,
|
|
|
&mp_clk,
|
|
|
&cp_clk,
|
|
@@ -132,15 +135,50 @@ static struct clk *main_clks[] = {
|
|
|
&zs_clk,
|
|
|
};
|
|
|
|
|
|
+/* SDHI (DIV4) clock */
|
|
|
+static int divisors[] = { 2, 3, 4, 6, 8, 12, 16, 18, 24, 0, 36, 48, 10 };
|
|
|
+
|
|
|
+static struct clk_div_mult_table div4_div_mult_table = {
|
|
|
+ .divisors = divisors,
|
|
|
+ .nr_divisors = ARRAY_SIZE(divisors),
|
|
|
+};
|
|
|
+
|
|
|
+static struct clk_div4_table div4_table = {
|
|
|
+ .div_mult_table = &div4_div_mult_table,
|
|
|
+};
|
|
|
+
|
|
|
+enum {
|
|
|
+ DIV4_SDH, DIV4_SD0,
|
|
|
+ DIV4_NR
|
|
|
+};
|
|
|
+
|
|
|
+static struct clk div4_clks[DIV4_NR] = {
|
|
|
+ [DIV4_SDH] = SH_CLK_DIV4(&pll1_clk, SDCKCR, 8, 0x0dff, CLK_ENABLE_ON_INIT),
|
|
|
+ [DIV4_SD0] = SH_CLK_DIV4(&pll1_clk, SDCKCR, 4, 0x1de0, CLK_ENABLE_ON_INIT),
|
|
|
+};
|
|
|
+
|
|
|
+/* DIV6 clocks */
|
|
|
+enum {
|
|
|
+ DIV6_SD1, DIV6_SD2,
|
|
|
+ DIV6_NR
|
|
|
+};
|
|
|
+
|
|
|
+static struct clk div6_clks[DIV6_NR] = {
|
|
|
+ [DIV6_SD1] = SH_CLK_DIV6(&pll1_div2_clk, SD1CKCR, 0),
|
|
|
+ [DIV6_SD2] = SH_CLK_DIV6(&pll1_div2_clk, SD2CKCR, 0),
|
|
|
+};
|
|
|
+
|
|
|
/* MSTP */
|
|
|
enum {
|
|
|
MSTP931, MSTP930, MSTP929, MSTP928, MSTP927, MSTP925,
|
|
|
+ MSTP917,
|
|
|
MSTP815, MSTP814,
|
|
|
MSTP813,
|
|
|
MSTP811, MSTP810, MSTP809,
|
|
|
MSTP726, MSTP724, MSTP723, MSTP721, MSTP720,
|
|
|
MSTP719, MSTP718, MSTP715, MSTP714,
|
|
|
MSTP522,
|
|
|
+ MSTP314, MSTP312, MSTP311,
|
|
|
MSTP216, MSTP207, MSTP206,
|
|
|
MSTP204, MSTP203, MSTP202, MSTP1105, MSTP1106, MSTP1107,
|
|
|
MSTP124,
|
|
@@ -154,6 +192,7 @@ static struct clk mstp_clks[MSTP_NR] = {
|
|
|
[MSTP928] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR9, 28, MSTPSR9, 0), /* I2C3 */
|
|
|
[MSTP927] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR9, 27, MSTPSR9, 0), /* I2C4 */
|
|
|
[MSTP925] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR9, 25, MSTPSR9, 0), /* I2C5 */
|
|
|
+ [MSTP917] = SH_CLK_MSTP32_STS(&qspi_clk, SMSTPCR9, 17, MSTPSR9, 0), /* QSPI */
|
|
|
[MSTP815] = SH_CLK_MSTP32_STS(&zs_clk, SMSTPCR8, 15, MSTPSR8, 0), /* SATA0 */
|
|
|
[MSTP814] = SH_CLK_MSTP32_STS(&zs_clk, SMSTPCR8, 14, MSTPSR8, 0), /* SATA1 */
|
|
|
[MSTP813] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR8, 13, MSTPSR8, 0), /* Ether */
|
|
@@ -170,6 +209,9 @@ static struct clk mstp_clks[MSTP_NR] = {
|
|
|
[MSTP715] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR7, 15, MSTPSR7, 0), /* SCIF4 */
|
|
|
[MSTP714] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR7, 14, MSTPSR7, 0), /* SCIF5 */
|
|
|
[MSTP522] = SH_CLK_MSTP32_STS(&extal_clk, SMSTPCR5, 22, MSTPSR5, 0), /* Thermal */
|
|
|
+ [MSTP314] = SH_CLK_MSTP32_STS(&div4_clks[DIV4_SD0], SMSTPCR3, 14, MSTPSR3, 0), /* SDHI0 */
|
|
|
+ [MSTP312] = SH_CLK_MSTP32_STS(&div6_clks[DIV6_SD1], SMSTPCR3, 12, MSTPSR3, 0), /* SDHI1 */
|
|
|
+ [MSTP311] = SH_CLK_MSTP32_STS(&div6_clks[DIV6_SD2], SMSTPCR3, 11, MSTPSR3, 0), /* SDHI2 */
|
|
|
[MSTP216] = SH_CLK_MSTP32_STS(&mp_clk, SMSTPCR2, 16, MSTPSR2, 0), /* SCIFB2 */
|
|
|
[MSTP207] = SH_CLK_MSTP32_STS(&mp_clk, SMSTPCR2, 7, MSTPSR2, 0), /* SCIFB1 */
|
|
|
[MSTP206] = SH_CLK_MSTP32_STS(&mp_clk, SMSTPCR2, 6, MSTPSR2, 0), /* SCIFB0 */
|
|
@@ -195,6 +237,7 @@ static struct clk_lookup lookups[] = {
|
|
|
CLKDEV_CON_ID("zs", &zs_clk),
|
|
|
CLKDEV_CON_ID("hp", &hp_clk),
|
|
|
CLKDEV_CON_ID("p", &p_clk),
|
|
|
+ CLKDEV_CON_ID("qspi", &qspi_clk),
|
|
|
CLKDEV_CON_ID("rclk", &rclk_clk),
|
|
|
CLKDEV_CON_ID("mp", &mp_clk),
|
|
|
CLKDEV_CON_ID("cp", &cp_clk),
|
|
@@ -219,7 +262,11 @@ static struct clk_lookup lookups[] = {
|
|
|
CLKDEV_DEV_ID("sh-sci.12", &mstp_clks[MSTP1105]), /* SCIFA3 */
|
|
|
CLKDEV_DEV_ID("sh-sci.13", &mstp_clks[MSTP1106]), /* SCIFA4 */
|
|
|
CLKDEV_DEV_ID("sh-sci.14", &mstp_clks[MSTP1107]), /* SCIFA5 */
|
|
|
+ CLKDEV_DEV_ID("sh_mobile_sdhi.0", &mstp_clks[MSTP314]),
|
|
|
+ CLKDEV_DEV_ID("sh_mobile_sdhi.1", &mstp_clks[MSTP312]),
|
|
|
+ CLKDEV_DEV_ID("sh_mobile_sdhi.2", &mstp_clks[MSTP311]),
|
|
|
CLKDEV_DEV_ID("sh_cmt.0", &mstp_clks[MSTP124]),
|
|
|
+ CLKDEV_DEV_ID("qspi.0", &mstp_clks[MSTP917]),
|
|
|
CLKDEV_DEV_ID("e61f0000.thermal", &mstp_clks[MSTP522]),
|
|
|
CLKDEV_DEV_ID("rcar_thermal", &mstp_clks[MSTP522]),
|
|
|
CLKDEV_DEV_ID("i2c-rcar_gen2.0", &mstp_clks[MSTP931]),
|
|
@@ -271,9 +318,20 @@ void __init r8a7791_clock_init(void)
|
|
|
break;
|
|
|
}
|
|
|
|
|
|
+ if ((mode & (MD(3) | MD(2) | MD(1))) == MD(2))
|
|
|
+ SH_CLK_SET_RATIO(&qspi_clk_ratio, 1, 16);
|
|
|
+ else
|
|
|
+ SH_CLK_SET_RATIO(&qspi_clk_ratio, 1, 20);
|
|
|
+
|
|
|
for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
|
|
|
ret = clk_register(main_clks[k]);
|
|
|
|
|
|
+ if (!ret)
|
|
|
+ ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
|
|
|
+
|
|
|
+ if (!ret)
|
|
|
+ ret = sh_clk_div6_register(div6_clks, DIV6_NR);
|
|
|
+
|
|
|
if (!ret)
|
|
|
ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);
|
|
|
|