|
|
@@ -653,6 +653,8 @@
|
|
|
#define MIPS_CONF5_NF (_ULCAST_(1) << 0)
|
|
|
#define MIPS_CONF5_UFR (_ULCAST_(1) << 2)
|
|
|
#define MIPS_CONF5_MRP (_ULCAST_(1) << 3)
|
|
|
+#define MIPS_CONF5_FRE (_ULCAST_(1) << 8)
|
|
|
+#define MIPS_CONF5_UFE (_ULCAST_(1) << 9)
|
|
|
#define MIPS_CONF5_MSAEN (_ULCAST_(1) << 27)
|
|
|
#define MIPS_CONF5_EVA (_ULCAST_(1) << 28)
|
|
|
#define MIPS_CONF5_CV (_ULCAST_(1) << 29)
|
|
|
@@ -692,6 +694,7 @@
|
|
|
#define MIPS_FPIR_W (_ULCAST_(1) << 20)
|
|
|
#define MIPS_FPIR_L (_ULCAST_(1) << 21)
|
|
|
#define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
|
|
|
+#define MIPS_FPIR_FREP (_ULCAST_(1) << 29)
|
|
|
|
|
|
/*
|
|
|
* Bits in the MIPS32 Memory Segmentation registers.
|