|
@@ -150,7 +150,7 @@ nv40_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
- device->oclass[NVDEV_ENGINE_MPEG ] = &nv40_mpeg_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
break;
|
|
break;
|
|
case 0x47:
|
|
case 0x47:
|
|
@@ -171,7 +171,7 @@ nv40_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
- device->oclass[NVDEV_ENGINE_MPEG ] = &nv40_mpeg_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
break;
|
|
break;
|
|
case 0x49:
|
|
case 0x49:
|
|
@@ -192,7 +192,7 @@ nv40_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
- device->oclass[NVDEV_ENGINE_MPEG ] = &nv40_mpeg_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
break;
|
|
break;
|
|
case 0x4b:
|
|
case 0x4b:
|
|
@@ -213,7 +213,7 @@ nv40_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
- device->oclass[NVDEV_ENGINE_MPEG ] = &nv40_mpeg_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
break;
|
|
break;
|
|
case 0x44:
|
|
case 0x44:
|
|
@@ -234,7 +234,7 @@ nv40_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
- device->oclass[NVDEV_ENGINE_MPEG ] = &nv40_mpeg_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
break;
|
|
break;
|
|
case 0x46:
|
|
case 0x46:
|
|
@@ -255,7 +255,7 @@ nv40_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
- device->oclass[NVDEV_ENGINE_MPEG ] = &nv40_mpeg_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
break;
|
|
break;
|
|
case 0x4a:
|
|
case 0x4a:
|
|
@@ -276,7 +276,7 @@ nv40_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
- device->oclass[NVDEV_ENGINE_MPEG ] = &nv40_mpeg_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
break;
|
|
break;
|
|
case 0x4c:
|
|
case 0x4c:
|
|
@@ -297,7 +297,7 @@ nv40_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
- device->oclass[NVDEV_ENGINE_MPEG ] = &nv40_mpeg_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
break;
|
|
break;
|
|
case 0x4e:
|
|
case 0x4e:
|
|
@@ -318,7 +318,7 @@ nv40_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
- device->oclass[NVDEV_ENGINE_MPEG ] = &nv40_mpeg_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
break;
|
|
break;
|
|
case 0x63:
|
|
case 0x63:
|
|
@@ -339,7 +339,7 @@ nv40_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
- device->oclass[NVDEV_ENGINE_MPEG ] = &nv40_mpeg_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
break;
|
|
break;
|
|
case 0x67:
|
|
case 0x67:
|
|
@@ -360,7 +360,7 @@ nv40_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
- device->oclass[NVDEV_ENGINE_MPEG ] = &nv40_mpeg_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
break;
|
|
break;
|
|
case 0x68:
|
|
case 0x68:
|
|
@@ -381,7 +381,7 @@ nv40_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = &nv40_graph_oclass;
|
|
- device->oclass[NVDEV_ENGINE_MPEG ] = &nv40_mpeg_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
|
|
break;
|
|
break;
|
|
default:
|
|
default:
|