|
@@ -124,7 +124,7 @@
|
|
|
#define AD7192_GPOCON_P1DAT BIT(1) /* P1 state */
|
|
|
#define AD7192_GPOCON_P0DAT BIT(0) /* P0 state */
|
|
|
|
|
|
-#define AD7192_INT_FREQ_MHz 4915200
|
|
|
+#define AD7192_INT_FREQ_MHZ 4915200
|
|
|
|
|
|
/* NOTE:
|
|
|
* The AD7190/2/5 features a dual use data out ready DOUT/RDY output.
|
|
@@ -228,14 +228,14 @@ static int ad7192_setup(struct ad7192_state *st,
|
|
|
switch (pdata->clock_source_sel) {
|
|
|
case AD7192_CLK_EXT_MCLK1_2:
|
|
|
case AD7192_CLK_EXT_MCLK2:
|
|
|
- st->mclk = AD7192_INT_FREQ_MHz;
|
|
|
+ st->mclk = AD7192_INT_FREQ_MHZ;
|
|
|
break;
|
|
|
case AD7192_CLK_INT:
|
|
|
case AD7192_CLK_INT_CO:
|
|
|
- if (pdata->ext_clk_Hz)
|
|
|
- st->mclk = pdata->ext_clk_Hz;
|
|
|
+ if (pdata->ext_clk_hz)
|
|
|
+ st->mclk = pdata->ext_clk_hz;
|
|
|
else
|
|
|
- st->mclk = AD7192_INT_FREQ_MHz;
|
|
|
+ st->mclk = AD7192_INT_FREQ_MHZ;
|
|
|
break;
|
|
|
default:
|
|
|
ret = -EINVAL;
|