|
@@ -104,17 +104,17 @@
|
|
|
/*
|
|
|
* AUXILIARY CONTROL SHADOW ACCESS REGISTERS. (PHY REG 0x18)
|
|
|
*/
|
|
|
-#define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000
|
|
|
+#define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x00
|
|
|
#define MII_BCM54XX_AUXCTL_ACTL_TX_6DB 0x0400
|
|
|
#define MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA 0x0800
|
|
|
|
|
|
-#define MII_BCM54XX_AUXCTL_MISC_WREN 0x8000
|
|
|
-#define MII_BCM54XX_AUXCTL_MISC_FORCE_AMDIX 0x0200
|
|
|
-#define MII_BCM54XX_AUXCTL_SHDWSEL_MISC 0x0007
|
|
|
-#define MII_BCM54XX_AUXCTL_SHDWSEL_READ_SHIFT 12
|
|
|
-#define MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN (1 << 8)
|
|
|
-#define MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN (1 << 4)
|
|
|
+#define MII_BCM54XX_AUXCTL_SHDWSEL_MISC 0x07
|
|
|
+#define MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN 0x0010
|
|
|
+#define MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN 0x0100
|
|
|
+#define MII_BCM54XX_AUXCTL_MISC_FORCE_AMDIX 0x0200
|
|
|
+#define MII_BCM54XX_AUXCTL_MISC_WREN 0x8000
|
|
|
|
|
|
+#define MII_BCM54XX_AUXCTL_SHDWSEL_READ_SHIFT 12
|
|
|
#define MII_BCM54XX_AUXCTL_SHDWSEL_MASK 0x0007
|
|
|
|
|
|
/*
|