|
@@ -860,16 +860,7 @@ static void __init imx7d_clocks_init(struct device_node *ccm_node)
|
|
|
/* use old gpt clk setting, gpt1 root clk must be twice as gpt counter freq */
|
|
|
clk_set_parent(clks[IMX7D_GPT1_ROOT_SRC], clks[IMX7D_OSC_24M_CLK]);
|
|
|
|
|
|
- /*
|
|
|
- * init enet clock source:
|
|
|
- * AXI clock source is 250MHz
|
|
|
- * Phy refrence clock is 25MHz
|
|
|
- * 1588 time clock source is 100MHz
|
|
|
- */
|
|
|
clk_set_parent(clks[IMX7D_ENET_AXI_ROOT_SRC], clks[IMX7D_PLL_ENET_MAIN_250M_CLK]);
|
|
|
- clk_set_parent(clks[IMX7D_ENET_PHY_REF_ROOT_SRC], clks[IMX7D_PLL_ENET_MAIN_25M_CLK]);
|
|
|
- clk_set_parent(clks[IMX7D_ENET1_TIME_ROOT_SRC], clks[IMX7D_PLL_ENET_MAIN_100M_CLK]);
|
|
|
- clk_set_parent(clks[IMX7D_ENET2_TIME_ROOT_SRC], clks[IMX7D_PLL_ENET_MAIN_100M_CLK]);
|
|
|
|
|
|
/* set uart module clock's parent clock source that must be great then 80MHz */
|
|
|
clk_set_parent(clks[IMX7D_UART1_ROOT_SRC], clks[IMX7D_OSC_24M_CLK]);
|