|
@@ -683,10 +683,11 @@ static void nForceUpdateArbitrationSettings(unsigned VClk,
|
|
|
nv10_sim_state sim_data;
|
|
|
unsigned int M, N, P, pll, MClk, NVClk, memctrl;
|
|
|
struct pci_dev *dev;
|
|
|
+ int domain = pci_domain_nr(par->pci_dev->bus);
|
|
|
|
|
|
if ((par->Chipset & 0x0FF0) == 0x01A0) {
|
|
|
unsigned int uMClkPostDiv;
|
|
|
- dev = pci_get_bus_and_slot(0, 3);
|
|
|
+ dev = pci_get_domain_bus_and_slot(domain, 0, 3);
|
|
|
pci_read_config_dword(dev, 0x6C, &uMClkPostDiv);
|
|
|
uMClkPostDiv = (uMClkPostDiv >> 8) & 0xf;
|
|
|
|
|
@@ -694,7 +695,7 @@ static void nForceUpdateArbitrationSettings(unsigned VClk,
|
|
|
uMClkPostDiv = 4;
|
|
|
MClk = 400000 / uMClkPostDiv;
|
|
|
} else {
|
|
|
- dev = pci_get_bus_and_slot(0, 5);
|
|
|
+ dev = pci_get_domain_bus_and_slot(domain, 0, 5);
|
|
|
pci_read_config_dword(dev, 0x4c, &MClk);
|
|
|
MClk /= 1000;
|
|
|
}
|
|
@@ -707,13 +708,13 @@ static void nForceUpdateArbitrationSettings(unsigned VClk,
|
|
|
sim_data.pix_bpp = (char)pixelDepth;
|
|
|
sim_data.enable_video = 0;
|
|
|
sim_data.enable_mp = 0;
|
|
|
- dev = pci_get_bus_and_slot(0, 1);
|
|
|
+ dev = pci_get_domain_bus_and_slot(domain, 0, 1);
|
|
|
pci_read_config_dword(dev, 0x7C, &sim_data.memory_type);
|
|
|
pci_dev_put(dev);
|
|
|
sim_data.memory_type = (sim_data.memory_type >> 12) & 1;
|
|
|
sim_data.memory_width = 64;
|
|
|
|
|
|
- dev = pci_get_bus_and_slot(0, 3);
|
|
|
+ dev = pci_get_domain_bus_and_slot(domain, 0, 3);
|
|
|
pci_read_config_dword(dev, 0, &memctrl);
|
|
|
pci_dev_put(dev);
|
|
|
memctrl >>= 16;
|
|
@@ -721,7 +722,7 @@ static void nForceUpdateArbitrationSettings(unsigned VClk,
|
|
|
if ((memctrl == 0x1A9) || (memctrl == 0x1AB) || (memctrl == 0x1ED)) {
|
|
|
u32 dimm[3];
|
|
|
|
|
|
- dev = pci_get_bus_and_slot(0, 2);
|
|
|
+ dev = pci_get_domain_bus_and_slot(domain, 0, 2);
|
|
|
pci_read_config_dword(dev, 0x40, &dimm[0]);
|
|
|
dimm[0] = (dimm[0] >> 8) & 0x4f;
|
|
|
pci_read_config_dword(dev, 0x44, &dimm[1]);
|