|
@@ -1,5 +1,5 @@
|
|
|
/*
|
|
|
- * Copyright (c) 2011-2012 Samsung Electronics Co., Ltd.
|
|
|
+ * Copyright (c) 2011-2014 Samsung Electronics Co., Ltd.
|
|
|
* http://www.samsung.com/
|
|
|
*
|
|
|
* EXYNOS - CPU PMU(Power Management Unit) support
|
|
@@ -10,12 +10,46 @@
|
|
|
*/
|
|
|
|
|
|
#include <linux/io.h>
|
|
|
-#include <linux/kernel.h>
|
|
|
+#include <linux/of.h>
|
|
|
+#include <linux/platform_device.h>
|
|
|
+#include <linux/delay.h>
|
|
|
|
|
|
-#include "common.h"
|
|
|
+
|
|
|
+#include "exynos-pmu.h"
|
|
|
#include "regs-pmu.h"
|
|
|
|
|
|
-static const struct exynos_pmu_conf *exynos_pmu_config;
|
|
|
+#define PMU_TABLE_END (-1U)
|
|
|
+
|
|
|
+struct exynos_pmu_conf {
|
|
|
+ unsigned int offset;
|
|
|
+ unsigned int val[NUM_SYS_POWERDOWN];
|
|
|
+};
|
|
|
+
|
|
|
+struct exynos_pmu_data {
|
|
|
+ const struct exynos_pmu_conf *pmu_config;
|
|
|
+ const struct exynos_pmu_conf *pmu_config_extra;
|
|
|
+
|
|
|
+ void (*pmu_init)(void);
|
|
|
+ void (*powerdown_conf)(enum sys_powerdown);
|
|
|
+};
|
|
|
+
|
|
|
+struct exynos_pmu_context {
|
|
|
+ struct device *dev;
|
|
|
+ const struct exynos_pmu_data *pmu_data;
|
|
|
+};
|
|
|
+
|
|
|
+static void __iomem *pmu_base_addr;
|
|
|
+static struct exynos_pmu_context *pmu_context;
|
|
|
+
|
|
|
+static inline void pmu_raw_writel(u32 val, u32 offset)
|
|
|
+{
|
|
|
+ writel_relaxed(val, pmu_base_addr + offset);
|
|
|
+}
|
|
|
+
|
|
|
+static inline u32 pmu_raw_readl(u32 offset)
|
|
|
+{
|
|
|
+ return readl_relaxed(pmu_base_addr + offset);
|
|
|
+}
|
|
|
|
|
|
static const struct exynos_pmu_conf exynos4210_pmu_config[] = {
|
|
|
/* { .offset = offset, .val = { AFTR, LPA, SLEEP } */
|
|
@@ -316,6 +350,151 @@ static const struct exynos_pmu_conf exynos5250_pmu_config[] = {
|
|
|
{ PMU_TABLE_END,},
|
|
|
};
|
|
|
|
|
|
+static struct exynos_pmu_conf exynos5420_pmu_config[] = {
|
|
|
+ /* { .offset = offset, .val = { AFTR, LPA, SLEEP } */
|
|
|
+ { EXYNOS5_ARM_CORE0_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_DIS_IRQ_ARM_CORE0_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_DIS_IRQ_ARM_CORE0_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_ARM_CORE1_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_DIS_IRQ_ARM_CORE1_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_DIS_IRQ_ARM_CORE1_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_ARM_CORE2_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_DIS_IRQ_ARM_CORE2_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_DIS_IRQ_ARM_CORE2_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_ARM_CORE3_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_DIS_IRQ_ARM_CORE3_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_DIS_IRQ_ARM_CORE3_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_KFC_CORE0_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_DIS_IRQ_KFC_CORE0_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_DIS_IRQ_KFC_CORE0_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_KFC_CORE1_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_DIS_IRQ_KFC_CORE1_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_DIS_IRQ_KFC_CORE1_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_KFC_CORE2_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_DIS_IRQ_KFC_CORE2_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_DIS_IRQ_KFC_CORE2_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_KFC_CORE3_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_DIS_IRQ_KFC_CORE3_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_DIS_IRQ_KFC_CORE3_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_ISP_ARM_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_DIS_IRQ_ISP_ARM_LOCAL_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_DIS_IRQ_ISP_ARM_CENTRAL_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_ARM_COMMON_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_KFC_COMMON_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_ARM_L2_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_KFC_L2_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_CMU_ACLKSTOP_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_CMU_SCLKSTOP_SYS_PWR_REG, { 0x1, 0x0, 0x1} },
|
|
|
+ { EXYNOS5_CMU_RESET_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
|
|
|
+ { EXYNOS5_CMU_ACLKSTOP_SYSMEM_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_CMU_SCLKSTOP_SYSMEM_SYS_PWR_REG, { 0x1, 0x0, 0x1} },
|
|
|
+ { EXYNOS5_CMU_RESET_SYSMEM_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
|
|
|
+ { EXYNOS5_DRAM_FREQ_DOWN_SYS_PWR_REG, { 0x1, 0x0, 0x1} },
|
|
|
+ { EXYNOS5_DDRPHY_DLLOFF_SYS_PWR_REG, { 0x1, 0x1, 0x1} },
|
|
|
+ { EXYNOS5_DDRPHY_DLLLOCK_SYS_PWR_REG, { 0x1, 0x0, 0x1} },
|
|
|
+ { EXYNOS5_APLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_MPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_VPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_EPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
|
|
|
+ { EXYNOS5_BPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_CPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_DPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_IPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_KPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_MPLLUSER_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_BPLLUSER_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_RPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_SPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_TOP_BUS_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_TOP_RETENTION_SYS_PWR_REG, { 0x1, 0x1, 0x1} },
|
|
|
+ { EXYNOS5_TOP_PWR_SYS_PWR_REG, { 0x3, 0x3, 0x0} },
|
|
|
+ { EXYNOS5_TOP_BUS_SYSMEM_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_TOP_RETENTION_SYSMEM_SYS_PWR_REG, { 0x1, 0x0, 0x1} },
|
|
|
+ { EXYNOS5_TOP_PWR_SYSMEM_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_LOGIC_RESET_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
|
|
|
+ { EXYNOS5_OSCCLK_GATE_SYS_PWR_REG, { 0x1, 0x0, 0x1} },
|
|
|
+ { EXYNOS5_LOGIC_RESET_SYSMEM_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_OSCCLK_GATE_SYSMEM_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_INTRAM_MEM_SYS_PWR_REG, { 0x3, 0x0, 0x3} },
|
|
|
+ { EXYNOS5420_INTROM_MEM_SYS_PWR_REG, { 0x3, 0x0, 0x3} },
|
|
|
+ { EXYNOS5_PAD_RETENTION_DRAM_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_PAD_RETENTION_MAU_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
|
|
|
+ { EXYNOS5420_PAD_RETENTION_JTAG_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
|
|
|
+ { EXYNOS5420_PAD_RETENTION_DRAM_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_PAD_RETENTION_UART_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_PAD_RETENTION_MMC0_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_PAD_RETENTION_MMC1_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_PAD_RETENTION_MMC2_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_PAD_RETENTION_HSI_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_PAD_RETENTION_EBIA_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_PAD_RETENTION_EBIB_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_PAD_RETENTION_SPI_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_PAD_RETENTION_DRAM_COREBLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_PAD_ISOLATION_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
|
|
|
+ { EXYNOS5_PAD_ISOLATION_SYSMEM_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_PAD_ALV_SEL_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_XUSBXTI_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
|
|
|
+ { EXYNOS5_XXTI_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
|
|
|
+ { EXYNOS5_EXT_REGULATOR_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
|
|
|
+ { EXYNOS5_GPIO_MODE_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_GPIO_MODE_SYSMEM_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
|
|
|
+ { EXYNOS5_GPIO_MODE_MAU_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
|
|
|
+ { EXYNOS5_TOP_ASB_RESET_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
|
|
|
+ { EXYNOS5_TOP_ASB_ISOLATION_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_GSCL_SYS_PWR_REG, { 0x7, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_ISP_SYS_PWR_REG, { 0x7, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_MFC_SYS_PWR_REG, { 0x7, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_G3D_SYS_PWR_REG, { 0x7, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_DISP1_SYS_PWR_REG, { 0x7, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_MAU_SYS_PWR_REG, { 0x7, 0x7, 0x0} },
|
|
|
+ { EXYNOS5420_G2D_SYS_PWR_REG, { 0x7, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_MSC_SYS_PWR_REG, { 0x7, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_FSYS_SYS_PWR_REG, { 0x7, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_FSYS2_SYS_PWR_REG, { 0x7, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_PSGEN_SYS_PWR_REG, { 0x7, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_PERIC_SYS_PWR_REG, { 0x7, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_WCORE_SYS_PWR_REG, { 0x7, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_CMU_CLKSTOP_GSCL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_CMU_CLKSTOP_ISP_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_CMU_CLKSTOP_MFC_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_CMU_CLKSTOP_G3D_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_CLKSTOP_DISP1_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_CLKSTOP_MAU_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_CLKSTOP_G2D_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_CLKSTOP_MSC_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_CLKSTOP_FSYS_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_CLKSTOP_PSGEN_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_CLKSTOP_PERIC_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_CLKSTOP_WCORE_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_CMU_SYSCLK_GSCL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_CMU_SYSCLK_ISP_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_CMU_SYSCLK_MFC_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_CMU_SYSCLK_G3D_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_SYSCLK_DISP1_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_SYSCLK_MAU_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_SYSCLK_G2D_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_SYSCLK_MSC_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_SYSCLK_FSYS_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_SYSCLK_FSYS2_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_SYSCLK_PSGEN_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_SYSCLK_PERIC_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_SYSCLK_WCORE_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_RESET_FSYS2_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_RESET_PSGEN_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_RESET_PERIC_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_RESET_WCORE_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_CMU_RESET_GSCL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_CMU_RESET_ISP_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_CMU_RESET_MFC_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5_CMU_RESET_G3D_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_RESET_DISP1_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_RESET_MAU_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_RESET_G2D_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_RESET_MSC_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { EXYNOS5420_CMU_RESET_FSYS_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
|
|
|
+ { PMU_TABLE_END,},
|
|
|
+};
|
|
|
+
|
|
|
static unsigned int const exynos5_list_both_cnt_feed[] = {
|
|
|
EXYNOS5_ARM_CORE0_OPTION,
|
|
|
EXYNOS5_ARM_CORE1_OPTION,
|
|
@@ -330,13 +509,82 @@ static unsigned int const exynos5_list_both_cnt_feed[] = {
|
|
|
EXYNOS5_TOP_PWR_SYSMEM_OPTION,
|
|
|
};
|
|
|
|
|
|
-static unsigned int const exynos5_list_diable_wfi_wfe[] = {
|
|
|
+static unsigned int const exynos5_list_disable_wfi_wfe[] = {
|
|
|
EXYNOS5_ARM_CORE1_OPTION,
|
|
|
EXYNOS5_FSYS_ARM_OPTION,
|
|
|
EXYNOS5_ISP_ARM_OPTION,
|
|
|
};
|
|
|
|
|
|
-static void exynos5_init_pmu(void)
|
|
|
+static unsigned int const exynos5420_list_disable_pmu_reg[] = {
|
|
|
+ EXYNOS5_CMU_CLKSTOP_GSCL_SYS_PWR_REG,
|
|
|
+ EXYNOS5_CMU_CLKSTOP_ISP_SYS_PWR_REG,
|
|
|
+ EXYNOS5_CMU_CLKSTOP_G3D_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_CLKSTOP_DISP1_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_CLKSTOP_MAU_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_CLKSTOP_G2D_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_CLKSTOP_MSC_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_CLKSTOP_FSYS_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_CLKSTOP_PSGEN_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_CLKSTOP_PERIC_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_CLKSTOP_WCORE_SYS_PWR_REG,
|
|
|
+ EXYNOS5_CMU_SYSCLK_GSCL_SYS_PWR_REG,
|
|
|
+ EXYNOS5_CMU_SYSCLK_ISP_SYS_PWR_REG,
|
|
|
+ EXYNOS5_CMU_SYSCLK_G3D_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_SYSCLK_DISP1_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_SYSCLK_MAU_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_SYSCLK_G2D_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_SYSCLK_MSC_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_SYSCLK_FSYS_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_SYSCLK_FSYS2_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_SYSCLK_PSGEN_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_SYSCLK_PERIC_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_SYSCLK_WCORE_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_RESET_FSYS2_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_RESET_PSGEN_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_RESET_PERIC_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_RESET_WCORE_SYS_PWR_REG,
|
|
|
+ EXYNOS5_CMU_RESET_GSCL_SYS_PWR_REG,
|
|
|
+ EXYNOS5_CMU_RESET_ISP_SYS_PWR_REG,
|
|
|
+ EXYNOS5_CMU_RESET_G3D_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_RESET_DISP1_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_RESET_MAU_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_RESET_G2D_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_RESET_MSC_SYS_PWR_REG,
|
|
|
+ EXYNOS5420_CMU_RESET_FSYS_SYS_PWR_REG,
|
|
|
+};
|
|
|
+
|
|
|
+static void exynos5_power_off(void)
|
|
|
+{
|
|
|
+ unsigned int tmp;
|
|
|
+
|
|
|
+ pr_info("Power down.\n");
|
|
|
+ tmp = pmu_raw_readl(EXYNOS_PS_HOLD_CONTROL);
|
|
|
+ tmp ^= (1 << 8);
|
|
|
+ pmu_raw_writel(tmp, EXYNOS_PS_HOLD_CONTROL);
|
|
|
+
|
|
|
+ /* Wait a little so we don't give a false warning below */
|
|
|
+ mdelay(100);
|
|
|
+
|
|
|
+ pr_err("Power down failed, please power off system manually.\n");
|
|
|
+ while (1)
|
|
|
+ ;
|
|
|
+}
|
|
|
+
|
|
|
+void exynos5420_powerdown_conf(enum sys_powerdown mode)
|
|
|
+{
|
|
|
+ u32 this_cluster;
|
|
|
+
|
|
|
+ this_cluster = MPIDR_AFFINITY_LEVEL(read_cpuid_mpidr(), 1);
|
|
|
+
|
|
|
+ /*
|
|
|
+ * set the cluster id to IROM register to ensure that we wake
|
|
|
+ * up with the current cluster.
|
|
|
+ */
|
|
|
+ pmu_raw_writel(this_cluster, EXYNOS_IROM_DATA2);
|
|
|
+}
|
|
|
+
|
|
|
+
|
|
|
+static void exynos5_powerdown_conf(enum sys_powerdown mode)
|
|
|
{
|
|
|
unsigned int i;
|
|
|
unsigned int tmp;
|
|
@@ -344,7 +592,7 @@ static void exynos5_init_pmu(void)
|
|
|
/*
|
|
|
* Enable both SC_FEEDBACK and SC_COUNTER
|
|
|
*/
|
|
|
- for (i = 0 ; i < ARRAY_SIZE(exynos5_list_both_cnt_feed) ; i++) {
|
|
|
+ for (i = 0; i < ARRAY_SIZE(exynos5_list_both_cnt_feed); i++) {
|
|
|
tmp = pmu_raw_readl(exynos5_list_both_cnt_feed[i]);
|
|
|
tmp |= (EXYNOS5_USE_SC_FEEDBACK |
|
|
|
EXYNOS5_USE_SC_COUNTER);
|
|
@@ -361,11 +609,11 @@ static void exynos5_init_pmu(void)
|
|
|
/*
|
|
|
* Disable WFI/WFE on XXX_OPTION
|
|
|
*/
|
|
|
- for (i = 0 ; i < ARRAY_SIZE(exynos5_list_diable_wfi_wfe) ; i++) {
|
|
|
- tmp = pmu_raw_readl(exynos5_list_diable_wfi_wfe[i]);
|
|
|
+ for (i = 0; i < ARRAY_SIZE(exynos5_list_disable_wfi_wfe); i++) {
|
|
|
+ tmp = pmu_raw_readl(exynos5_list_disable_wfi_wfe[i]);
|
|
|
tmp &= ~(EXYNOS5_OPTION_USE_STANDBYWFE |
|
|
|
EXYNOS5_OPTION_USE_STANDBYWFI);
|
|
|
- pmu_raw_writel(tmp, exynos5_list_diable_wfi_wfe[i]);
|
|
|
+ pmu_raw_writel(tmp, exynos5_list_disable_wfi_wfe[i]);
|
|
|
}
|
|
|
}
|
|
|
|
|
@@ -373,51 +621,195 @@ void exynos_sys_powerdown_conf(enum sys_powerdown mode)
|
|
|
{
|
|
|
unsigned int i;
|
|
|
|
|
|
- if (soc_is_exynos5250())
|
|
|
- exynos5_init_pmu();
|
|
|
+ const struct exynos_pmu_data *pmu_data = pmu_context->pmu_data;
|
|
|
+
|
|
|
+ if (pmu_data->powerdown_conf)
|
|
|
+ pmu_data->powerdown_conf(mode);
|
|
|
|
|
|
- for (i = 0; (exynos_pmu_config[i].offset != PMU_TABLE_END) ; i++)
|
|
|
- pmu_raw_writel(exynos_pmu_config[i].val[mode],
|
|
|
- exynos_pmu_config[i].offset);
|
|
|
+ if (pmu_data->pmu_config) {
|
|
|
+ for (i = 0; (pmu_data->pmu_config[i].offset != PMU_TABLE_END); i++)
|
|
|
+ pmu_raw_writel(pmu_data->pmu_config[i].val[mode],
|
|
|
+ pmu_data->pmu_config[i].offset);
|
|
|
+ }
|
|
|
|
|
|
- if (soc_is_exynos4412()) {
|
|
|
- for (i = 0; exynos4412_pmu_config[i].offset != PMU_TABLE_END ; i++)
|
|
|
- pmu_raw_writel(exynos4412_pmu_config[i].val[mode],
|
|
|
- exynos4412_pmu_config[i].offset);
|
|
|
+ if (pmu_data->pmu_config_extra) {
|
|
|
+ for (i = 0; pmu_data->pmu_config_extra[i].offset != PMU_TABLE_END; i++)
|
|
|
+ pmu_raw_writel(pmu_data->pmu_config_extra[i].val[mode],
|
|
|
+ pmu_data->pmu_config_extra[i].offset);
|
|
|
}
|
|
|
}
|
|
|
|
|
|
-static int __init exynos_pmu_init(void)
|
|
|
+static void exynos5250_pmu_init(void)
|
|
|
+{
|
|
|
+ unsigned int value;
|
|
|
+ /*
|
|
|
+ * When SYS_WDTRESET is set, watchdog timer reset request
|
|
|
+ * is ignored by power management unit.
|
|
|
+ */
|
|
|
+ value = pmu_raw_readl(EXYNOS5_AUTO_WDTRESET_DISABLE);
|
|
|
+ value &= ~EXYNOS5_SYS_WDTRESET;
|
|
|
+ pmu_raw_writel(value, EXYNOS5_AUTO_WDTRESET_DISABLE);
|
|
|
+
|
|
|
+ value = pmu_raw_readl(EXYNOS5_MASK_WDTRESET_REQUEST);
|
|
|
+ value &= ~EXYNOS5_SYS_WDTRESET;
|
|
|
+ pmu_raw_writel(value, EXYNOS5_MASK_WDTRESET_REQUEST);
|
|
|
+}
|
|
|
+
|
|
|
+static void exynos5420_pmu_init(void)
|
|
|
{
|
|
|
unsigned int value;
|
|
|
+ int i;
|
|
|
|
|
|
- exynos_pmu_config = exynos4210_pmu_config;
|
|
|
-
|
|
|
- if (soc_is_exynos4210()) {
|
|
|
- exynos_pmu_config = exynos4210_pmu_config;
|
|
|
- pr_info("EXYNOS4210 PMU Initialize\n");
|
|
|
- } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
|
|
|
- exynos_pmu_config = exynos4x12_pmu_config;
|
|
|
- pr_info("EXYNOS4x12 PMU Initialize\n");
|
|
|
- } else if (soc_is_exynos5250()) {
|
|
|
- /*
|
|
|
- * When SYS_WDTRESET is set, watchdog timer reset request
|
|
|
- * is ignored by power management unit.
|
|
|
- */
|
|
|
- value = pmu_raw_readl(EXYNOS5_AUTO_WDTRESET_DISABLE);
|
|
|
- value &= ~EXYNOS5_SYS_WDTRESET;
|
|
|
- pmu_raw_writel(value, EXYNOS5_AUTO_WDTRESET_DISABLE);
|
|
|
-
|
|
|
- value = pmu_raw_readl(EXYNOS5_MASK_WDTRESET_REQUEST);
|
|
|
- value &= ~EXYNOS5_SYS_WDTRESET;
|
|
|
- pmu_raw_writel(value, EXYNOS5_MASK_WDTRESET_REQUEST);
|
|
|
-
|
|
|
- exynos_pmu_config = exynos5250_pmu_config;
|
|
|
- pr_info("EXYNOS5250 PMU Initialize\n");
|
|
|
- } else {
|
|
|
- pr_info("EXYNOS: PMU not supported\n");
|
|
|
+ /*
|
|
|
+ * Set the CMU_RESET, CMU_SYSCLK and CMU_CLKSTOP registers
|
|
|
+ * for local power blocks to Low initially as per Table 8-4:
|
|
|
+ * "System-Level Power-Down Configuration Registers".
|
|
|
+ */
|
|
|
+ for (i = 0; i < ARRAY_SIZE(exynos5420_list_disable_pmu_reg); i++)
|
|
|
+ pmu_raw_writel(0, exynos5420_list_disable_pmu_reg[i]);
|
|
|
+
|
|
|
+ /* Enable USE_STANDBY_WFI for all CORE */
|
|
|
+ pmu_raw_writel(EXYNOS5420_USE_STANDBY_WFI_ALL, S5P_CENTRAL_SEQ_OPTION);
|
|
|
+
|
|
|
+ value = pmu_raw_readl(EXYNOS_L2_OPTION(0));
|
|
|
+ value &= ~EXYNOS5_USE_RETENTION;
|
|
|
+ pmu_raw_writel(value, EXYNOS_L2_OPTION(0));
|
|
|
+
|
|
|
+ value = pmu_raw_readl(EXYNOS_L2_OPTION(1));
|
|
|
+ value &= ~EXYNOS5_USE_RETENTION;
|
|
|
+ pmu_raw_writel(value, EXYNOS_L2_OPTION(1));
|
|
|
+
|
|
|
+ /*
|
|
|
+ * If L2_COMMON is turned off, clocks related to ATB async
|
|
|
+ * bridge are gated. Thus, when ISP power is gated, LPI
|
|
|
+ * may get stuck.
|
|
|
+ */
|
|
|
+ value = pmu_raw_readl(EXYNOS5420_LPI_MASK);
|
|
|
+ value |= EXYNOS5420_ATB_ISP_ARM;
|
|
|
+ pmu_raw_writel(value, EXYNOS5420_LPI_MASK);
|
|
|
+
|
|
|
+ value = pmu_raw_readl(EXYNOS5420_LPI_MASK1);
|
|
|
+ value |= EXYNOS5420_ATB_KFC;
|
|
|
+ pmu_raw_writel(value, EXYNOS5420_LPI_MASK1);
|
|
|
+
|
|
|
+ /* Prevent issue of new bus request from L2 memory */
|
|
|
+ value = pmu_raw_readl(EXYNOS5420_ARM_COMMON_OPTION);
|
|
|
+ value |= EXYNOS5_SKIP_DEACTIVATE_ACEACP_IN_PWDN;
|
|
|
+ pmu_raw_writel(value, EXYNOS5420_ARM_COMMON_OPTION);
|
|
|
+
|
|
|
+ value = pmu_raw_readl(EXYNOS5420_KFC_COMMON_OPTION);
|
|
|
+ value |= EXYNOS5_SKIP_DEACTIVATE_ACEACP_IN_PWDN;
|
|
|
+ pmu_raw_writel(value, EXYNOS5420_KFC_COMMON_OPTION);
|
|
|
+
|
|
|
+ /* This setting is to reduce suspend/resume time */
|
|
|
+ pmu_raw_writel(DUR_WAIT_RESET, EXYNOS5420_LOGIC_RESET_DURATION3);
|
|
|
+
|
|
|
+ /* Serialized CPU wakeup of Eagle */
|
|
|
+ pmu_raw_writel(SPREAD_ENABLE, EXYNOS5420_ARM_INTR_SPREAD_ENABLE);
|
|
|
+
|
|
|
+ pmu_raw_writel(SPREAD_USE_STANDWFI,
|
|
|
+ EXYNOS5420_ARM_INTR_SPREAD_USE_STANDBYWFI);
|
|
|
+
|
|
|
+ pmu_raw_writel(0x1, EXYNOS5420_UP_SCHEDULER);
|
|
|
+
|
|
|
+ pm_power_off = exynos5_power_off;
|
|
|
+ pr_info("EXYNOS5420 PMU initialized\n");
|
|
|
+}
|
|
|
+
|
|
|
+
|
|
|
+static const struct exynos_pmu_data exynos4210_pmu_data = {
|
|
|
+ .pmu_config = exynos4210_pmu_config,
|
|
|
+};
|
|
|
+
|
|
|
+static const struct exynos_pmu_data exynos4212_pmu_data = {
|
|
|
+ .pmu_config = exynos4x12_pmu_config,
|
|
|
+};
|
|
|
+
|
|
|
+static const struct exynos_pmu_data exynos4412_pmu_data = {
|
|
|
+ .pmu_config = exynos4x12_pmu_config,
|
|
|
+ .pmu_config_extra = exynos4412_pmu_config,
|
|
|
+};
|
|
|
+
|
|
|
+static const struct exynos_pmu_data exynos5250_pmu_data = {
|
|
|
+ .pmu_config = exynos5250_pmu_config,
|
|
|
+ .pmu_init = exynos5250_pmu_init,
|
|
|
+ .powerdown_conf = exynos5_powerdown_conf,
|
|
|
+};
|
|
|
+
|
|
|
+static struct exynos_pmu_data exynos5420_pmu_data = {
|
|
|
+ .pmu_config = exynos5420_pmu_config,
|
|
|
+ .pmu_init = exynos5420_pmu_init,
|
|
|
+ .powerdown_conf = exynos5420_powerdown_conf,
|
|
|
+};
|
|
|
+
|
|
|
+/*
|
|
|
+ * PMU platform driver and devicetree bindings.
|
|
|
+ */
|
|
|
+static const struct of_device_id exynos_pmu_of_device_ids[] = {
|
|
|
+ {
|
|
|
+ .compatible = "samsung,exynos4210-pmu",
|
|
|
+ .data = &exynos4210_pmu_data,
|
|
|
+ }, {
|
|
|
+ .compatible = "samsung,exynos4212-pmu",
|
|
|
+ .data = &exynos4212_pmu_data,
|
|
|
+ }, {
|
|
|
+ .compatible = "samsung,exynos4412-pmu",
|
|
|
+ .data = &exynos4412_pmu_data,
|
|
|
+ }, {
|
|
|
+ .compatible = "samsung,exynos5250-pmu",
|
|
|
+ .data = &exynos5250_pmu_data,
|
|
|
+ }, {
|
|
|
+ .compatible = "samsung,exynos5420-pmu",
|
|
|
+ .data = &exynos5420_pmu_data,
|
|
|
+ },
|
|
|
+ { /*sentinel*/ },
|
|
|
+};
|
|
|
+
|
|
|
+static int exynos_pmu_probe(struct platform_device *pdev)
|
|
|
+{
|
|
|
+ const struct of_device_id *match;
|
|
|
+ struct device *dev = &pdev->dev;
|
|
|
+ struct resource *res;
|
|
|
+
|
|
|
+ res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
|
+ pmu_base_addr = devm_ioremap_resource(dev, res);
|
|
|
+ if (IS_ERR(pmu_base_addr))
|
|
|
+ return PTR_ERR(pmu_base_addr);
|
|
|
+
|
|
|
+ pmu_context = devm_kzalloc(&pdev->dev,
|
|
|
+ sizeof(struct exynos_pmu_context),
|
|
|
+ GFP_KERNEL);
|
|
|
+ if (!pmu_context) {
|
|
|
+ dev_err(dev, "Cannot allocate memory.\n");
|
|
|
+ return -ENOMEM;
|
|
|
}
|
|
|
+ pmu_context->dev = dev;
|
|
|
|
|
|
+ match = of_match_node(exynos_pmu_of_device_ids, dev->of_node);
|
|
|
+
|
|
|
+ pmu_context->pmu_data = match->data;
|
|
|
+
|
|
|
+ if (pmu_context->pmu_data->pmu_init)
|
|
|
+ pmu_context->pmu_data->pmu_init();
|
|
|
+
|
|
|
+ platform_set_drvdata(pdev, pmu_context);
|
|
|
+
|
|
|
+ dev_dbg(dev, "Exynos PMU Driver probe done\n");
|
|
|
return 0;
|
|
|
}
|
|
|
-arch_initcall(exynos_pmu_init);
|
|
|
+
|
|
|
+static struct platform_driver exynos_pmu_driver = {
|
|
|
+ .driver = {
|
|
|
+ .name = "exynos-pmu",
|
|
|
+ .owner = THIS_MODULE,
|
|
|
+ .of_match_table = exynos_pmu_of_device_ids,
|
|
|
+ },
|
|
|
+ .probe = exynos_pmu_probe,
|
|
|
+};
|
|
|
+
|
|
|
+static int __init exynos_pmu_init(void)
|
|
|
+{
|
|
|
+ return platform_driver_register(&exynos_pmu_driver);
|
|
|
+
|
|
|
+}
|
|
|
+postcore_initcall(exynos_pmu_init);
|