|
@@ -81,6 +81,13 @@
|
|
clock-frequency = <25000000>;
|
|
clock-frequency = <25000000>;
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+ plla: plla {
|
|
|
|
+ #clock-cells = <0>;
|
|
|
|
+ compatible = "via,vt8500-pll-clock";
|
|
|
|
+ clocks = <&ref25>;
|
|
|
|
+ reg = <0x200>;
|
|
|
|
+ };
|
|
|
|
+
|
|
pllb: pllb {
|
|
pllb: pllb {
|
|
#clock-cells = <0>;
|
|
#clock-cells = <0>;
|
|
compatible = "via,vt8500-pll-clock";
|
|
compatible = "via,vt8500-pll-clock";
|
|
@@ -88,6 +95,20 @@
|
|
reg = <0x204>;
|
|
reg = <0x204>;
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+ pllc: pllc {
|
|
|
|
+ #clock-cells = <0>;
|
|
|
|
+ compatible = "via,vt8500-pll-clock";
|
|
|
|
+ clocks = <&ref25>;
|
|
|
|
+ reg = <0x208>;
|
|
|
|
+ };
|
|
|
|
+
|
|
|
|
+ plld: plld {
|
|
|
|
+ #clock-cells = <0>;
|
|
|
|
+ compatible = "via,vt8500-pll-clock";
|
|
|
|
+ clocks = <&ref25>;
|
|
|
|
+ reg = <0x20c>;
|
|
|
|
+ };
|
|
|
|
+
|
|
clkuart0: uart0 {
|
|
clkuart0: uart0 {
|
|
#clock-cells = <0>;
|
|
#clock-cells = <0>;
|
|
compatible = "via,vt8500-device-clock";
|
|
compatible = "via,vt8500-device-clock";
|