|
@@ -618,29 +618,22 @@ static int sd_change_phase(struct realtek_pci_sdmmc *host,
|
|
|
u8 sample_point, bool rx)
|
|
|
{
|
|
|
struct rtsx_pcr *pcr = host->pcr;
|
|
|
- int err;
|
|
|
|
|
|
dev_dbg(sdmmc_dev(host), "%s(%s): sample_point = %d\n",
|
|
|
__func__, rx ? "RX" : "TX", sample_point);
|
|
|
|
|
|
- rtsx_pci_init_cmd(pcr);
|
|
|
-
|
|
|
- rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
|
|
|
+ rtsx_pci_write_register(pcr, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
|
|
|
if (rx)
|
|
|
- rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
|
|
|
- SD_VPRX_CTL, 0x1F, sample_point);
|
|
|
+ rtsx_pci_write_register(pcr, SD_VPRX_CTL,
|
|
|
+ PHASE_SELECT_MASK, sample_point);
|
|
|
else
|
|
|
- rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
|
|
|
- SD_VPTX_CTL, 0x1F, sample_point);
|
|
|
- rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL, PHASE_NOT_RESET, 0);
|
|
|
- rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
|
|
|
- PHASE_NOT_RESET, PHASE_NOT_RESET);
|
|
|
- rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, 0);
|
|
|
- rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
|
|
|
-
|
|
|
- err = rtsx_pci_send_cmd(pcr, 100);
|
|
|
- if (err < 0)
|
|
|
- return err;
|
|
|
+ rtsx_pci_write_register(pcr, SD_VPTX_CTL,
|
|
|
+ PHASE_SELECT_MASK, sample_point);
|
|
|
+ rtsx_pci_write_register(pcr, SD_VPCLK0_CTL, PHASE_NOT_RESET, 0);
|
|
|
+ rtsx_pci_write_register(pcr, SD_VPCLK0_CTL, PHASE_NOT_RESET,
|
|
|
+ PHASE_NOT_RESET);
|
|
|
+ rtsx_pci_write_register(pcr, CLK_CTL, CHANGE_CLK, 0);
|
|
|
+ rtsx_pci_write_register(pcr, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
|
|
|
|
|
|
return 0;
|
|
|
}
|
|
@@ -708,10 +701,12 @@ static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
|
|
|
{
|
|
|
int err;
|
|
|
struct mmc_command cmd = {};
|
|
|
+ struct rtsx_pcr *pcr = host->pcr;
|
|
|
|
|
|
- err = sd_change_phase(host, sample_point, true);
|
|
|
- if (err < 0)
|
|
|
- return err;
|
|
|
+ sd_change_phase(host, sample_point, true);
|
|
|
+
|
|
|
+ rtsx_pci_write_register(pcr, SD_CFG3, SD_RSP_80CLK_TIMEOUT_EN,
|
|
|
+ SD_RSP_80CLK_TIMEOUT_EN);
|
|
|
|
|
|
cmd.opcode = opcode;
|
|
|
err = sd_read_data(host, &cmd, 0x40, NULL, 0, 100);
|
|
@@ -719,9 +714,12 @@ static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
|
|
|
/* Wait till SD DATA IDLE */
|
|
|
sd_wait_data_idle(host);
|
|
|
sd_clear_error(host);
|
|
|
+ rtsx_pci_write_register(pcr, SD_CFG3,
|
|
|
+ SD_RSP_80CLK_TIMEOUT_EN, 0);
|
|
|
return err;
|
|
|
}
|
|
|
|
|
|
+ rtsx_pci_write_register(pcr, SD_CFG3, SD_RSP_80CLK_TIMEOUT_EN, 0);
|
|
|
return 0;
|
|
|
}
|
|
|
|