|
@@ -861,19 +861,6 @@ static void ath9k_hw_init_pll(struct ath_hw *ah,
|
|
|
udelay(RTC_PLL_SETTLE_DELAY);
|
|
|
|
|
|
REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
|
|
|
-
|
|
|
- if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
|
|
|
- if (ah->is_clk_25mhz) {
|
|
|
- REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
|
|
|
- REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
|
|
|
- REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
|
|
|
- } else {
|
|
|
- REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
|
|
|
- REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
|
|
|
- REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
|
|
|
- }
|
|
|
- udelay(100);
|
|
|
- }
|
|
|
}
|
|
|
|
|
|
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
|