|
@@ -977,18 +977,24 @@
|
|
mstp1_clks: mstp1_clks@e6150134 {
|
|
mstp1_clks: mstp1_clks@e6150134 {
|
|
compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
|
|
reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
|
|
- clocks = <&m2_clk>, <&p_clk>, <&zg_clk>, <&p_clk>, <&p_clk>, <&rclk_clk>,
|
|
|
|
- <&cp_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>,
|
|
|
|
- <&zs_clk>;
|
|
|
|
|
|
+ clocks = <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&m2_clk>,
|
|
|
|
+ <&zs_clk>, <&p_clk>, <&zg_clk>, <&zs_clk>, <&zs_clk>,
|
|
|
|
+ <&zs_clk>, <&zs_clk>, <&p_clk>, <&p_clk>, <&rclk_clk>,
|
|
|
|
+ <&cp_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>;
|
|
#clock-cells = <1>;
|
|
#clock-cells = <1>;
|
|
renesas,clock-indices = <
|
|
renesas,clock-indices = <
|
|
- R8A7790_CLK_JPU R8A7790_CLK_TMU1 R8A7790_CLK_3DG
|
|
|
|
- R8A7790_CLK_TMU3 R8A7790_CLK_TMU2
|
|
|
|
- R8A7790_CLK_CMT0 R8A7790_CLK_TMU0 R8A7790_CLK_VSP1_DU1
|
|
|
|
- R8A7790_CLK_VSP1_DU0 R8A7790_CLK_VSP1_R R8A7790_CLK_VSP1_S
|
|
|
|
|
|
+ R8A7790_CLK_VCP1 R8A7790_CLK_VCP0 R8A7790_CLK_VPC1
|
|
|
|
+ R8A7790_CLK_VPC0 R8A7790_CLK_JPU R8A7790_CLK_SSP1
|
|
|
|
+ R8A7790_CLK_TMU1 R8A7790_CLK_3DG R8A7790_CLK_2DDMAC
|
|
|
|
+ R8A7790_CLK_FDP1_2 R8A7790_CLK_FDP1_1 R8A7790_CLK_FDP1_0
|
|
|
|
+ R8A7790_CLK_TMU3 R8A7790_CLK_TMU2 R8A7790_CLK_CMT0
|
|
|
|
+ R8A7790_CLK_TMU0 R8A7790_CLK_VSP1_DU1 R8A7790_CLK_VSP1_DU0
|
|
|
|
+ R8A7790_CLK_VSP1_R R8A7790_CLK_VSP1_S
|
|
>;
|
|
>;
|
|
clock-output-names =
|
|
clock-output-names =
|
|
- "jpu", "tmu1", "3dg", "tmu3", "tmu2", "cmt0", "tmu0",
|
|
|
|
|
|
+ "vcp1", "vcp0", "vpc1", "vpc0", "jpu", "ssp1",
|
|
|
|
+ "tmu1", "3dg", "2ddmac", "fdp1-2", "fdp1-1",
|
|
|
|
+ "fdp1-0", "tmu3", "tmu2", "cmt0", "tmu0",
|
|
"vsp1-du1", "vsp1-du0", "vsp1-rt", "vsp1-sy";
|
|
"vsp1-du1", "vsp1-du0", "vsp1-rt", "vsp1-sy";
|
|
};
|
|
};
|
|
mstp2_clks: mstp2_clks@e6150138 {
|
|
mstp2_clks: mstp2_clks@e6150138 {
|