|
@@ -1105,7 +1105,7 @@ static void sdma_v3_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
|
|
|
amdgpu_ring_write(ring, addr & 0xfffffffc);
|
|
|
amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
|
|
|
amdgpu_ring_write(ring, seq); /* reference */
|
|
|
- amdgpu_ring_write(ring, 0xfffffff); /* mask */
|
|
|
+ amdgpu_ring_write(ring, 0xffffffff); /* mask */
|
|
|
amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
|
|
|
SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
|
|
|
}
|