|
@@ -87,7 +87,217 @@ int qed_sp_init_request(struct qed_hwfn *p_hwfn,
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
+static enum tunnel_clss qed_tunn_get_clss_type(u8 type)
|
|
|
+{
|
|
|
+ switch (type) {
|
|
|
+ case QED_TUNN_CLSS_MAC_VLAN:
|
|
|
+ return TUNNEL_CLSS_MAC_VLAN;
|
|
|
+ case QED_TUNN_CLSS_MAC_VNI:
|
|
|
+ return TUNNEL_CLSS_MAC_VNI;
|
|
|
+ case QED_TUNN_CLSS_INNER_MAC_VLAN:
|
|
|
+ return TUNNEL_CLSS_INNER_MAC_VLAN;
|
|
|
+ case QED_TUNN_CLSS_INNER_MAC_VNI:
|
|
|
+ return TUNNEL_CLSS_INNER_MAC_VNI;
|
|
|
+ default:
|
|
|
+ return TUNNEL_CLSS_MAC_VLAN;
|
|
|
+ }
|
|
|
+}
|
|
|
+
|
|
|
+static void
|
|
|
+qed_tunn_set_pf_fix_tunn_mode(struct qed_hwfn *p_hwfn,
|
|
|
+ struct qed_tunn_update_params *p_src,
|
|
|
+ struct pf_update_tunnel_config *p_tunn_cfg)
|
|
|
+{
|
|
|
+ unsigned long cached_tunn_mode = p_hwfn->cdev->tunn_mode;
|
|
|
+ unsigned long update_mask = p_src->tunn_mode_update_mask;
|
|
|
+ unsigned long tunn_mode = p_src->tunn_mode;
|
|
|
+ unsigned long new_tunn_mode = 0;
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_L2GRE_TUNN, &update_mask)) {
|
|
|
+ if (test_bit(QED_MODE_L2GRE_TUNN, &tunn_mode))
|
|
|
+ __set_bit(QED_MODE_L2GRE_TUNN, &new_tunn_mode);
|
|
|
+ } else {
|
|
|
+ if (test_bit(QED_MODE_L2GRE_TUNN, &cached_tunn_mode))
|
|
|
+ __set_bit(QED_MODE_L2GRE_TUNN, &new_tunn_mode);
|
|
|
+ }
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_IPGRE_TUNN, &update_mask)) {
|
|
|
+ if (test_bit(QED_MODE_IPGRE_TUNN, &tunn_mode))
|
|
|
+ __set_bit(QED_MODE_IPGRE_TUNN, &new_tunn_mode);
|
|
|
+ } else {
|
|
|
+ if (test_bit(QED_MODE_IPGRE_TUNN, &cached_tunn_mode))
|
|
|
+ __set_bit(QED_MODE_IPGRE_TUNN, &new_tunn_mode);
|
|
|
+ }
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_VXLAN_TUNN, &update_mask)) {
|
|
|
+ if (test_bit(QED_MODE_VXLAN_TUNN, &tunn_mode))
|
|
|
+ __set_bit(QED_MODE_VXLAN_TUNN, &new_tunn_mode);
|
|
|
+ } else {
|
|
|
+ if (test_bit(QED_MODE_VXLAN_TUNN, &cached_tunn_mode))
|
|
|
+ __set_bit(QED_MODE_VXLAN_TUNN, &new_tunn_mode);
|
|
|
+ }
|
|
|
+
|
|
|
+ if (p_src->update_geneve_udp_port) {
|
|
|
+ p_tunn_cfg->set_geneve_udp_port_flg = 1;
|
|
|
+ p_tunn_cfg->geneve_udp_port =
|
|
|
+ cpu_to_le16(p_src->geneve_udp_port);
|
|
|
+ }
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_L2GENEVE_TUNN, &update_mask)) {
|
|
|
+ if (test_bit(QED_MODE_L2GENEVE_TUNN, &tunn_mode))
|
|
|
+ __set_bit(QED_MODE_L2GENEVE_TUNN, &new_tunn_mode);
|
|
|
+ } else {
|
|
|
+ if (test_bit(QED_MODE_L2GENEVE_TUNN, &cached_tunn_mode))
|
|
|
+ __set_bit(QED_MODE_L2GENEVE_TUNN, &new_tunn_mode);
|
|
|
+ }
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_IPGENEVE_TUNN, &update_mask)) {
|
|
|
+ if (test_bit(QED_MODE_IPGENEVE_TUNN, &tunn_mode))
|
|
|
+ __set_bit(QED_MODE_IPGENEVE_TUNN, &new_tunn_mode);
|
|
|
+ } else {
|
|
|
+ if (test_bit(QED_MODE_IPGENEVE_TUNN, &cached_tunn_mode))
|
|
|
+ __set_bit(QED_MODE_IPGENEVE_TUNN, &new_tunn_mode);
|
|
|
+ }
|
|
|
+
|
|
|
+ p_src->tunn_mode = new_tunn_mode;
|
|
|
+}
|
|
|
+
|
|
|
+static void
|
|
|
+qed_tunn_set_pf_update_params(struct qed_hwfn *p_hwfn,
|
|
|
+ struct qed_tunn_update_params *p_src,
|
|
|
+ struct pf_update_tunnel_config *p_tunn_cfg)
|
|
|
+{
|
|
|
+ unsigned long tunn_mode = p_src->tunn_mode;
|
|
|
+ enum tunnel_clss type;
|
|
|
+
|
|
|
+ qed_tunn_set_pf_fix_tunn_mode(p_hwfn, p_src, p_tunn_cfg);
|
|
|
+ p_tunn_cfg->update_rx_pf_clss = p_src->update_rx_pf_clss;
|
|
|
+ p_tunn_cfg->update_tx_pf_clss = p_src->update_tx_pf_clss;
|
|
|
+
|
|
|
+ type = qed_tunn_get_clss_type(p_src->tunn_clss_vxlan);
|
|
|
+ p_tunn_cfg->tunnel_clss_vxlan = type;
|
|
|
+
|
|
|
+ type = qed_tunn_get_clss_type(p_src->tunn_clss_l2gre);
|
|
|
+ p_tunn_cfg->tunnel_clss_l2gre = type;
|
|
|
+
|
|
|
+ type = qed_tunn_get_clss_type(p_src->tunn_clss_ipgre);
|
|
|
+ p_tunn_cfg->tunnel_clss_ipgre = type;
|
|
|
+
|
|
|
+ if (p_src->update_vxlan_udp_port) {
|
|
|
+ p_tunn_cfg->set_vxlan_udp_port_flg = 1;
|
|
|
+ p_tunn_cfg->vxlan_udp_port = cpu_to_le16(p_src->vxlan_udp_port);
|
|
|
+ }
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_L2GRE_TUNN, &tunn_mode))
|
|
|
+ p_tunn_cfg->tx_enable_l2gre = 1;
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_IPGRE_TUNN, &tunn_mode))
|
|
|
+ p_tunn_cfg->tx_enable_ipgre = 1;
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_VXLAN_TUNN, &tunn_mode))
|
|
|
+ p_tunn_cfg->tx_enable_vxlan = 1;
|
|
|
+
|
|
|
+ if (p_src->update_geneve_udp_port) {
|
|
|
+ p_tunn_cfg->set_geneve_udp_port_flg = 1;
|
|
|
+ p_tunn_cfg->geneve_udp_port =
|
|
|
+ cpu_to_le16(p_src->geneve_udp_port);
|
|
|
+ }
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_L2GENEVE_TUNN, &tunn_mode))
|
|
|
+ p_tunn_cfg->tx_enable_l2geneve = 1;
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_IPGENEVE_TUNN, &tunn_mode))
|
|
|
+ p_tunn_cfg->tx_enable_ipgeneve = 1;
|
|
|
+
|
|
|
+ type = qed_tunn_get_clss_type(p_src->tunn_clss_l2geneve);
|
|
|
+ p_tunn_cfg->tunnel_clss_l2geneve = type;
|
|
|
+
|
|
|
+ type = qed_tunn_get_clss_type(p_src->tunn_clss_ipgeneve);
|
|
|
+ p_tunn_cfg->tunnel_clss_ipgeneve = type;
|
|
|
+}
|
|
|
+
|
|
|
+static void qed_set_hw_tunn_mode(struct qed_hwfn *p_hwfn,
|
|
|
+ struct qed_ptt *p_ptt,
|
|
|
+ unsigned long tunn_mode)
|
|
|
+{
|
|
|
+ u8 l2gre_enable = 0, ipgre_enable = 0, vxlan_enable = 0;
|
|
|
+ u8 l2geneve_enable = 0, ipgeneve_enable = 0;
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_L2GRE_TUNN, &tunn_mode))
|
|
|
+ l2gre_enable = 1;
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_IPGRE_TUNN, &tunn_mode))
|
|
|
+ ipgre_enable = 1;
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_VXLAN_TUNN, &tunn_mode))
|
|
|
+ vxlan_enable = 1;
|
|
|
+
|
|
|
+ qed_set_gre_enable(p_hwfn, p_ptt, l2gre_enable, ipgre_enable);
|
|
|
+ qed_set_vxlan_enable(p_hwfn, p_ptt, vxlan_enable);
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_L2GENEVE_TUNN, &tunn_mode))
|
|
|
+ l2geneve_enable = 1;
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_IPGENEVE_TUNN, &tunn_mode))
|
|
|
+ ipgeneve_enable = 1;
|
|
|
+
|
|
|
+ qed_set_geneve_enable(p_hwfn, p_ptt, l2geneve_enable,
|
|
|
+ ipgeneve_enable);
|
|
|
+}
|
|
|
+
|
|
|
+static void
|
|
|
+qed_tunn_set_pf_start_params(struct qed_hwfn *p_hwfn,
|
|
|
+ struct qed_tunn_start_params *p_src,
|
|
|
+ struct pf_start_tunnel_config *p_tunn_cfg)
|
|
|
+{
|
|
|
+ unsigned long tunn_mode;
|
|
|
+ enum tunnel_clss type;
|
|
|
+
|
|
|
+ if (!p_src)
|
|
|
+ return;
|
|
|
+
|
|
|
+ tunn_mode = p_src->tunn_mode;
|
|
|
+ type = qed_tunn_get_clss_type(p_src->tunn_clss_vxlan);
|
|
|
+ p_tunn_cfg->tunnel_clss_vxlan = type;
|
|
|
+ type = qed_tunn_get_clss_type(p_src->tunn_clss_l2gre);
|
|
|
+ p_tunn_cfg->tunnel_clss_l2gre = type;
|
|
|
+ type = qed_tunn_get_clss_type(p_src->tunn_clss_ipgre);
|
|
|
+ p_tunn_cfg->tunnel_clss_ipgre = type;
|
|
|
+
|
|
|
+ if (p_src->update_vxlan_udp_port) {
|
|
|
+ p_tunn_cfg->set_vxlan_udp_port_flg = 1;
|
|
|
+ p_tunn_cfg->vxlan_udp_port = cpu_to_le16(p_src->vxlan_udp_port);
|
|
|
+ }
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_L2GRE_TUNN, &tunn_mode))
|
|
|
+ p_tunn_cfg->tx_enable_l2gre = 1;
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_IPGRE_TUNN, &tunn_mode))
|
|
|
+ p_tunn_cfg->tx_enable_ipgre = 1;
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_VXLAN_TUNN, &tunn_mode))
|
|
|
+ p_tunn_cfg->tx_enable_vxlan = 1;
|
|
|
+
|
|
|
+ if (p_src->update_geneve_udp_port) {
|
|
|
+ p_tunn_cfg->set_geneve_udp_port_flg = 1;
|
|
|
+ p_tunn_cfg->geneve_udp_port =
|
|
|
+ cpu_to_le16(p_src->geneve_udp_port);
|
|
|
+ }
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_L2GENEVE_TUNN, &tunn_mode))
|
|
|
+ p_tunn_cfg->tx_enable_l2geneve = 1;
|
|
|
+
|
|
|
+ if (test_bit(QED_MODE_IPGENEVE_TUNN, &tunn_mode))
|
|
|
+ p_tunn_cfg->tx_enable_ipgeneve = 1;
|
|
|
+
|
|
|
+ type = qed_tunn_get_clss_type(p_src->tunn_clss_l2geneve);
|
|
|
+ p_tunn_cfg->tunnel_clss_l2geneve = type;
|
|
|
+ type = qed_tunn_get_clss_type(p_src->tunn_clss_ipgeneve);
|
|
|
+ p_tunn_cfg->tunnel_clss_ipgeneve = type;
|
|
|
+}
|
|
|
+
|
|
|
int qed_sp_pf_start(struct qed_hwfn *p_hwfn,
|
|
|
+ struct qed_tunn_start_params *p_tunn,
|
|
|
enum qed_mf_mode mode)
|
|
|
{
|
|
|
struct pf_start_ramrod_data *p_ramrod = NULL;
|
|
@@ -143,6 +353,7 @@ int qed_sp_pf_start(struct qed_hwfn *p_hwfn,
|
|
|
DMA_REGPAIR_LE(p_ramrod->consolid_q_pbl_addr,
|
|
|
p_hwfn->p_consq->chain.pbl.p_phys_table);
|
|
|
|
|
|
+ qed_tunn_set_pf_start_params(p_hwfn, NULL, NULL);
|
|
|
p_hwfn->hw_info.personality = PERSONALITY_ETH;
|
|
|
|
|
|
DP_VERBOSE(p_hwfn, QED_MSG_SPQ,
|
|
@@ -153,6 +364,49 @@ int qed_sp_pf_start(struct qed_hwfn *p_hwfn,
|
|
|
return qed_spq_post(p_hwfn, p_ent, NULL);
|
|
|
}
|
|
|
|
|
|
+/* Set pf update ramrod command params */
|
|
|
+int qed_sp_pf_update_tunn_cfg(struct qed_hwfn *p_hwfn,
|
|
|
+ struct qed_tunn_update_params *p_tunn,
|
|
|
+ enum spq_mode comp_mode,
|
|
|
+ struct qed_spq_comp_cb *p_comp_data)
|
|
|
+{
|
|
|
+ struct qed_spq_entry *p_ent = NULL;
|
|
|
+ struct qed_sp_init_data init_data;
|
|
|
+ int rc = -EINVAL;
|
|
|
+
|
|
|
+ /* Get SPQ entry */
|
|
|
+ memset(&init_data, 0, sizeof(init_data));
|
|
|
+ init_data.cid = qed_spq_get_cid(p_hwfn);
|
|
|
+ init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
|
|
|
+ init_data.comp_mode = comp_mode;
|
|
|
+ init_data.p_comp_data = p_comp_data;
|
|
|
+
|
|
|
+ rc = qed_sp_init_request(p_hwfn, &p_ent,
|
|
|
+ COMMON_RAMROD_PF_UPDATE, PROTOCOLID_COMMON,
|
|
|
+ &init_data);
|
|
|
+ if (rc)
|
|
|
+ return rc;
|
|
|
+
|
|
|
+ qed_tunn_set_pf_update_params(p_hwfn, p_tunn,
|
|
|
+ &p_ent->ramrod.pf_update.tunnel_config);
|
|
|
+
|
|
|
+ rc = qed_spq_post(p_hwfn, p_ent, NULL);
|
|
|
+ if (rc)
|
|
|
+ return rc;
|
|
|
+
|
|
|
+ if (p_tunn->update_vxlan_udp_port)
|
|
|
+ qed_set_vxlan_dest_port(p_hwfn, p_hwfn->p_main_ptt,
|
|
|
+ p_tunn->vxlan_udp_port);
|
|
|
+ if (p_tunn->update_geneve_udp_port)
|
|
|
+ qed_set_geneve_dest_port(p_hwfn, p_hwfn->p_main_ptt,
|
|
|
+ p_tunn->geneve_udp_port);
|
|
|
+
|
|
|
+ qed_set_hw_tunn_mode(p_hwfn, p_hwfn->p_main_ptt, p_tunn->tunn_mode);
|
|
|
+ p_hwfn->cdev->tunn_mode = p_tunn->tunn_mode;
|
|
|
+
|
|
|
+ return rc;
|
|
|
+}
|
|
|
+
|
|
|
int qed_sp_pf_stop(struct qed_hwfn *p_hwfn)
|
|
|
{
|
|
|
struct qed_spq_entry *p_ent = NULL;
|