|
@@ -8,6 +8,7 @@
|
|
* publishhed by the Free Software Foundation.
|
|
* publishhed by the Free Software Foundation.
|
|
*/
|
|
*/
|
|
#include "st-pincfg.h"
|
|
#include "st-pincfg.h"
|
|
|
|
+#include <dt-bindings/interrupt-controller/arm-gic.h>
|
|
/ {
|
|
/ {
|
|
|
|
|
|
aliases {
|
|
aliases {
|
|
@@ -49,46 +50,69 @@
|
|
#size-cells = <1>;
|
|
#size-cells = <1>;
|
|
compatible = "st,stih416-sbc-pinctrl";
|
|
compatible = "st,stih416-sbc-pinctrl";
|
|
st,syscfg = <&syscfg_sbc>;
|
|
st,syscfg = <&syscfg_sbc>;
|
|
|
|
+ reg = <0xfe61f080 0x4>;
|
|
|
|
+ reg-names = "irqmux";
|
|
|
|
+ interrupts = <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
+ interrupts-names = "irqmux";
|
|
ranges = <0 0xfe610000 0x6000>;
|
|
ranges = <0 0xfe610000 0x6000>;
|
|
|
|
|
|
PIO0: gpio@fe610000 {
|
|
PIO0: gpio@fe610000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0 0x100>;
|
|
reg = <0 0x100>;
|
|
st,bank-name = "PIO0";
|
|
st,bank-name = "PIO0";
|
|
};
|
|
};
|
|
PIO1: gpio@fe611000 {
|
|
PIO1: gpio@fe611000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x1000 0x100>;
|
|
reg = <0x1000 0x100>;
|
|
st,bank-name = "PIO1";
|
|
st,bank-name = "PIO1";
|
|
};
|
|
};
|
|
PIO2: gpio@fe612000 {
|
|
PIO2: gpio@fe612000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x2000 0x100>;
|
|
reg = <0x2000 0x100>;
|
|
st,bank-name = "PIO2";
|
|
st,bank-name = "PIO2";
|
|
};
|
|
};
|
|
PIO3: gpio@fe613000 {
|
|
PIO3: gpio@fe613000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x3000 0x100>;
|
|
reg = <0x3000 0x100>;
|
|
st,bank-name = "PIO3";
|
|
st,bank-name = "PIO3";
|
|
};
|
|
};
|
|
PIO4: gpio@fe614000 {
|
|
PIO4: gpio@fe614000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x4000 0x100>;
|
|
reg = <0x4000 0x100>;
|
|
st,bank-name = "PIO4";
|
|
st,bank-name = "PIO4";
|
|
};
|
|
};
|
|
PIO40: gpio@fe615000 {
|
|
PIO40: gpio@fe615000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x5000 0x100>;
|
|
reg = <0x5000 0x100>;
|
|
st,bank-name = "PIO40";
|
|
st,bank-name = "PIO40";
|
|
st,retime-pin-mask = <0x7f>;
|
|
st,retime-pin-mask = <0x7f>;
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+ rc{
|
|
|
|
+ pinctrl_ir: ir0 {
|
|
|
|
+ st,pins {
|
|
|
|
+ ir = <&PIO4 0 ALT2 IN>;
|
|
|
|
+ };
|
|
|
|
+ };
|
|
|
|
+ };
|
|
sbc_serial1 {
|
|
sbc_serial1 {
|
|
pinctrl_sbc_serial1: sbc_serial1 {
|
|
pinctrl_sbc_serial1: sbc_serial1 {
|
|
st,pins {
|
|
st,pins {
|
|
@@ -115,6 +139,58 @@
|
|
};
|
|
};
|
|
};
|
|
};
|
|
};
|
|
};
|
|
|
|
+
|
|
|
|
+ gmac1 {
|
|
|
|
+ pinctrl_mii1: mii1 {
|
|
|
|
+ st,pins {
|
|
|
|
+ txd0 = <&PIO0 0 ALT1 OUT SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ txd1 = <&PIO0 1 ALT1 OUT SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ txd2 = <&PIO0 2 ALT1 OUT SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ txd3 = <&PIO0 3 ALT1 OUT SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ txer = <&PIO0 4 ALT1 OUT SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ txen = <&PIO0 5 ALT1 OUT SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ txclk = <&PIO0 6 ALT1 IN NICLK 0 CLK_A>;
|
|
|
|
+ col = <&PIO0 7 ALT1 IN BYPASS 1000>;
|
|
|
|
+
|
|
|
|
+ mdio = <&PIO1 0 ALT1 OUT BYPASS 1500>;
|
|
|
|
+ mdc = <&PIO1 1 ALT1 OUT NICLK 0 CLK_A>;
|
|
|
|
+ crs = <&PIO1 2 ALT1 IN BYPASS 1000>;
|
|
|
|
+ mdint = <&PIO1 3 ALT1 IN BYPASS 0>;
|
|
|
|
+ rxd0 = <&PIO1 4 ALT1 IN SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ rxd1 = <&PIO1 5 ALT1 IN SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ rxd2 = <&PIO1 6 ALT1 IN SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ rxd3 = <&PIO1 7 ALT1 IN SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+
|
|
|
|
+ rxdv = <&PIO2 0 ALT1 IN SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ rx_er = <&PIO2 1 ALT1 IN SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ rxclk = <&PIO2 2 ALT1 IN NICLK 0 CLK_A>;
|
|
|
|
+ phyclk = <&PIO2 3 ALT1 OUT NICLK 0 CLK_A>;
|
|
|
|
+ };
|
|
|
|
+ };
|
|
|
|
+ pinctrl_rgmii1: rgmii1-0 {
|
|
|
|
+ st,pins {
|
|
|
|
+ txd0 = <&PIO0 0 ALT1 OUT DE_IO 500 CLK_A>;
|
|
|
|
+ txd1 = <&PIO0 1 ALT1 OUT DE_IO 500 CLK_A>;
|
|
|
|
+ txd2 = <&PIO0 2 ALT1 OUT DE_IO 500 CLK_A>;
|
|
|
|
+ txd3 = <&PIO0 3 ALT1 OUT DE_IO 500 CLK_A>;
|
|
|
|
+ txen = <&PIO0 5 ALT1 OUT DE_IO 0 CLK_A>;
|
|
|
|
+ txclk = <&PIO0 6 ALT1 IN NICLK 0 CLK_A>;
|
|
|
|
+
|
|
|
|
+ mdio = <&PIO1 0 ALT1 OUT BYPASS 0>;
|
|
|
|
+ mdc = <&PIO1 1 ALT1 OUT NICLK 0 CLK_A>;
|
|
|
|
+ rxd0 = <&PIO1 4 ALT1 IN DE_IO 500 CLK_A>;
|
|
|
|
+ rxd1 = <&PIO1 5 ALT1 IN DE_IO 500 CLK_A>;
|
|
|
|
+ rxd2 = <&PIO1 6 ALT1 IN DE_IO 500 CLK_A>;
|
|
|
|
+ rxd3 = <&PIO1 7 ALT1 IN DE_IO 500 CLK_A>;
|
|
|
|
+
|
|
|
|
+ rxdv = <&PIO2 0 ALT1 IN DE_IO 500 CLK_A>;
|
|
|
|
+ rxclk = <&PIO2 2 ALT1 IN NICLK 0 CLK_A>;
|
|
|
|
+ phyclk = <&PIO2 3 ALT4 OUT NICLK 0 CLK_B>;
|
|
|
|
+
|
|
|
|
+ clk125= <&PIO3 7 ALT4 IN NICLK 0 CLK_A>;
|
|
|
|
+ };
|
|
|
|
+ };
|
|
|
|
+ };
|
|
};
|
|
};
|
|
|
|
|
|
pin-controller-front {
|
|
pin-controller-front {
|
|
@@ -122,65 +198,89 @@
|
|
#size-cells = <1>;
|
|
#size-cells = <1>;
|
|
compatible = "st,stih416-front-pinctrl";
|
|
compatible = "st,stih416-front-pinctrl";
|
|
st,syscfg = <&syscfg_front>;
|
|
st,syscfg = <&syscfg_front>;
|
|
|
|
+ reg = <0xfee0f080 0x4>;
|
|
|
|
+ reg-names = "irqmux";
|
|
|
|
+ interrupts = <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
+ interrupts-names = "irqmux";
|
|
ranges = <0 0xfee00000 0x10000>;
|
|
ranges = <0 0xfee00000 0x10000>;
|
|
|
|
|
|
PIO5: gpio@fee00000 {
|
|
PIO5: gpio@fee00000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0 0x100>;
|
|
reg = <0 0x100>;
|
|
st,bank-name = "PIO5";
|
|
st,bank-name = "PIO5";
|
|
};
|
|
};
|
|
PIO6: gpio@fee01000 {
|
|
PIO6: gpio@fee01000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x1000 0x100>;
|
|
reg = <0x1000 0x100>;
|
|
st,bank-name = "PIO6";
|
|
st,bank-name = "PIO6";
|
|
};
|
|
};
|
|
PIO7: gpio@fee02000 {
|
|
PIO7: gpio@fee02000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x2000 0x100>;
|
|
reg = <0x2000 0x100>;
|
|
st,bank-name = "PIO7";
|
|
st,bank-name = "PIO7";
|
|
};
|
|
};
|
|
PIO8: gpio@fee03000 {
|
|
PIO8: gpio@fee03000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x3000 0x100>;
|
|
reg = <0x3000 0x100>;
|
|
st,bank-name = "PIO8";
|
|
st,bank-name = "PIO8";
|
|
};
|
|
};
|
|
PIO9: gpio@fee04000 {
|
|
PIO9: gpio@fee04000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x4000 0x100>;
|
|
reg = <0x4000 0x100>;
|
|
st,bank-name = "PIO9";
|
|
st,bank-name = "PIO9";
|
|
};
|
|
};
|
|
PIO10: gpio@fee05000 {
|
|
PIO10: gpio@fee05000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x5000 0x100>;
|
|
reg = <0x5000 0x100>;
|
|
st,bank-name = "PIO10";
|
|
st,bank-name = "PIO10";
|
|
};
|
|
};
|
|
PIO11: gpio@fee06000 {
|
|
PIO11: gpio@fee06000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x6000 0x100>;
|
|
reg = <0x6000 0x100>;
|
|
st,bank-name = "PIO11";
|
|
st,bank-name = "PIO11";
|
|
};
|
|
};
|
|
PIO12: gpio@fee07000 {
|
|
PIO12: gpio@fee07000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x7000 0x100>;
|
|
reg = <0x7000 0x100>;
|
|
st,bank-name = "PIO12";
|
|
st,bank-name = "PIO12";
|
|
};
|
|
};
|
|
PIO30: gpio@fee08000 {
|
|
PIO30: gpio@fee08000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x8000 0x100>;
|
|
reg = <0x8000 0x100>;
|
|
st,bank-name = "PIO30";
|
|
st,bank-name = "PIO30";
|
|
};
|
|
};
|
|
PIO31: gpio@fee09000 {
|
|
PIO31: gpio@fee09000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x9000 0x100>;
|
|
reg = <0x9000 0x100>;
|
|
st,bank-name = "PIO31";
|
|
st,bank-name = "PIO31";
|
|
};
|
|
};
|
|
@@ -217,41 +317,57 @@
|
|
#size-cells = <1>;
|
|
#size-cells = <1>;
|
|
compatible = "st,stih416-rear-pinctrl";
|
|
compatible = "st,stih416-rear-pinctrl";
|
|
st,syscfg = <&syscfg_rear>;
|
|
st,syscfg = <&syscfg_rear>;
|
|
|
|
+ reg = <0xfe82f080 0x4>;
|
|
|
|
+ reg-names = "irqmux";
|
|
|
|
+ interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
+ interrupts-names = "irqmux";
|
|
ranges = <0 0xfe820000 0x6000>;
|
|
ranges = <0 0xfe820000 0x6000>;
|
|
|
|
|
|
PIO13: gpio@fe820000 {
|
|
PIO13: gpio@fe820000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0 0x100>;
|
|
reg = <0 0x100>;
|
|
st,bank-name = "PIO13";
|
|
st,bank-name = "PIO13";
|
|
};
|
|
};
|
|
PIO14: gpio@fe821000 {
|
|
PIO14: gpio@fe821000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x1000 0x100>;
|
|
reg = <0x1000 0x100>;
|
|
st,bank-name = "PIO14";
|
|
st,bank-name = "PIO14";
|
|
};
|
|
};
|
|
PIO15: gpio@fe822000 {
|
|
PIO15: gpio@fe822000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x2000 0x100>;
|
|
reg = <0x2000 0x100>;
|
|
st,bank-name = "PIO15";
|
|
st,bank-name = "PIO15";
|
|
};
|
|
};
|
|
PIO16: gpio@fe823000 {
|
|
PIO16: gpio@fe823000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x3000 0x100>;
|
|
reg = <0x3000 0x100>;
|
|
st,bank-name = "PIO16";
|
|
st,bank-name = "PIO16";
|
|
};
|
|
};
|
|
PIO17: gpio@fe824000 {
|
|
PIO17: gpio@fe824000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x4000 0x100>;
|
|
reg = <0x4000 0x100>;
|
|
st,bank-name = "PIO17";
|
|
st,bank-name = "PIO17";
|
|
};
|
|
};
|
|
PIO18: gpio@fe825000 {
|
|
PIO18: gpio@fe825000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x5000 0x100>;
|
|
reg = <0x5000 0x100>;
|
|
st,bank-name = "PIO18";
|
|
st,bank-name = "PIO18";
|
|
st,retime-pin-mask = <0xf>;
|
|
st,retime-pin-mask = <0xf>;
|
|
@@ -265,6 +381,63 @@
|
|
};
|
|
};
|
|
};
|
|
};
|
|
};
|
|
};
|
|
|
|
+
|
|
|
|
+ gmac0 {
|
|
|
|
+ pinctrl_mii0: mii0 {
|
|
|
|
+ st,pins {
|
|
|
|
+ mdint = <&PIO13 6 ALT2 IN BYPASS 0>;
|
|
|
|
+ txen = <&PIO13 7 ALT2 OUT SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ txd0 = <&PIO14 0 ALT2 OUT SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ txd1 = <&PIO14 1 ALT2 OUT SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ txd2 = <&PIO14 2 ALT2 OUT SE_NICLK_IO 0 CLK_B>;
|
|
|
|
+ txd3 = <&PIO14 3 ALT2 OUT SE_NICLK_IO 0 CLK_B>;
|
|
|
|
+
|
|
|
|
+ txclk = <&PIO15 0 ALT2 IN NICLK 0 CLK_A>;
|
|
|
|
+ txer = <&PIO15 1 ALT2 OUT SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ crs = <&PIO15 2 ALT2 IN BYPASS 1000>;
|
|
|
|
+ col = <&PIO15 3 ALT2 IN BYPASS 1000>;
|
|
|
|
+ mdio= <&PIO15 4 ALT2 OUT BYPASS 1500>;
|
|
|
|
+ mdc = <&PIO15 5 ALT2 OUT NICLK 0 CLK_B>;
|
|
|
|
+
|
|
|
|
+ rxd0 = <&PIO16 0 ALT2 IN SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ rxd1 = <&PIO16 1 ALT2 IN SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ rxd2 = <&PIO16 2 ALT2 IN SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ rxd3 = <&PIO16 3 ALT2 IN SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ rxdv = <&PIO15 6 ALT2 IN SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ rx_er = <&PIO15 7 ALT2 IN SE_NICLK_IO 0 CLK_A>;
|
|
|
|
+ rxclk = <&PIO17 0 ALT2 IN NICLK 0 CLK_A>;
|
|
|
|
+ phyclk = <&PIO13 5 ALT2 OUT NICLK 0 CLK_B>;
|
|
|
|
+ };
|
|
|
|
+ };
|
|
|
|
+
|
|
|
|
+ pinctrl_gmii0: gmii0 {
|
|
|
|
+ st,pins {
|
|
|
|
+ };
|
|
|
|
+ };
|
|
|
|
+ pinctrl_rgmii0: rgmii0 {
|
|
|
|
+ st,pins {
|
|
|
|
+ phyclk = <&PIO13 5 ALT4 OUT NICLK 0 CLK_B>;
|
|
|
|
+ txen = <&PIO13 7 ALT2 OUT DE_IO 0 CLK_A>;
|
|
|
|
+ txd0 = <&PIO14 0 ALT2 OUT DE_IO 500 CLK_A>;
|
|
|
|
+ txd1 = <&PIO14 1 ALT2 OUT DE_IO 500 CLK_A>;
|
|
|
|
+ txd2 = <&PIO14 2 ALT2 OUT DE_IO 500 CLK_B>;
|
|
|
|
+ txd3 = <&PIO14 3 ALT2 OUT DE_IO 500 CLK_B>;
|
|
|
|
+ txclk = <&PIO15 0 ALT2 IN NICLK 0 CLK_A>;
|
|
|
|
+
|
|
|
|
+ mdio = <&PIO15 4 ALT2 OUT BYPASS 0>;
|
|
|
|
+ mdc = <&PIO15 5 ALT2 OUT NICLK 0 CLK_B>;
|
|
|
|
+
|
|
|
|
+ rxdv = <&PIO15 6 ALT2 IN DE_IO 500 CLK_A>;
|
|
|
|
+ rxd0 =<&PIO16 0 ALT2 IN DE_IO 500 CLK_A>;
|
|
|
|
+ rxd1 =<&PIO16 1 ALT2 IN DE_IO 500 CLK_A>;
|
|
|
|
+ rxd2 =<&PIO16 2 ALT2 IN DE_IO 500 CLK_A>;
|
|
|
|
+ rxd3 =<&PIO16 3 ALT2 IN DE_IO 500 CLK_A>;
|
|
|
|
+ rxclk =<&PIO17 0 ALT2 IN NICLK 0 CLK_A>;
|
|
|
|
+
|
|
|
|
+ clk125=<&PIO17 6 ALT1 IN NICLK 0 CLK_A>;
|
|
|
|
+ };
|
|
|
|
+ };
|
|
|
|
+ };
|
|
};
|
|
};
|
|
|
|
|
|
pin-controller-fvdp-fe {
|
|
pin-controller-fvdp-fe {
|
|
@@ -272,23 +445,33 @@
|
|
#size-cells = <1>;
|
|
#size-cells = <1>;
|
|
compatible = "st,stih416-fvdp-fe-pinctrl";
|
|
compatible = "st,stih416-fvdp-fe-pinctrl";
|
|
st,syscfg = <&syscfg_fvdp_fe>;
|
|
st,syscfg = <&syscfg_fvdp_fe>;
|
|
|
|
+ reg = <0xfd6bf080 0x4>;
|
|
|
|
+ reg-names = "irqmux";
|
|
|
|
+ interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
+ interrupts-names = "irqmux";
|
|
ranges = <0 0xfd6b0000 0x3000>;
|
|
ranges = <0 0xfd6b0000 0x3000>;
|
|
|
|
|
|
PIO100: gpio@fd6b0000 {
|
|
PIO100: gpio@fd6b0000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0 0x100>;
|
|
reg = <0 0x100>;
|
|
st,bank-name = "PIO100";
|
|
st,bank-name = "PIO100";
|
|
};
|
|
};
|
|
PIO101: gpio@fd6b1000 {
|
|
PIO101: gpio@fd6b1000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x1000 0x100>;
|
|
reg = <0x1000 0x100>;
|
|
st,bank-name = "PIO101";
|
|
st,bank-name = "PIO101";
|
|
};
|
|
};
|
|
PIO102: gpio@fd6b2000 {
|
|
PIO102: gpio@fd6b2000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x2000 0x100>;
|
|
reg = <0x2000 0x100>;
|
|
st,bank-name = "PIO102";
|
|
st,bank-name = "PIO102";
|
|
};
|
|
};
|
|
@@ -299,29 +482,41 @@
|
|
#size-cells = <1>;
|
|
#size-cells = <1>;
|
|
compatible = "st,stih416-fvdp-lite-pinctrl";
|
|
compatible = "st,stih416-fvdp-lite-pinctrl";
|
|
st,syscfg = <&syscfg_fvdp_lite>;
|
|
st,syscfg = <&syscfg_fvdp_lite>;
|
|
|
|
+ reg = <0xfd33f080 0x4>;
|
|
|
|
+ reg-names = "irqmux";
|
|
|
|
+ interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
+ interrupts-names = "irqmux";
|
|
ranges = <0 0xfd330000 0x5000>;
|
|
ranges = <0 0xfd330000 0x5000>;
|
|
|
|
|
|
PIO103: gpio@fd330000 {
|
|
PIO103: gpio@fd330000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0 0x100>;
|
|
reg = <0 0x100>;
|
|
st,bank-name = "PIO103";
|
|
st,bank-name = "PIO103";
|
|
};
|
|
};
|
|
PIO104: gpio@fd331000 {
|
|
PIO104: gpio@fd331000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x1000 0x100>;
|
|
reg = <0x1000 0x100>;
|
|
st,bank-name = "PIO104";
|
|
st,bank-name = "PIO104";
|
|
};
|
|
};
|
|
PIO105: gpio@fd332000 {
|
|
PIO105: gpio@fd332000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x2000 0x100>;
|
|
reg = <0x2000 0x100>;
|
|
st,bank-name = "PIO105";
|
|
st,bank-name = "PIO105";
|
|
};
|
|
};
|
|
PIO106: gpio@fd333000 {
|
|
PIO106: gpio@fd333000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x3000 0x100>;
|
|
reg = <0x3000 0x100>;
|
|
st,bank-name = "PIO106";
|
|
st,bank-name = "PIO106";
|
|
};
|
|
};
|
|
@@ -329,6 +524,8 @@
|
|
PIO107: gpio@fd334000 {
|
|
PIO107: gpio@fd334000 {
|
|
gpio-controller;
|
|
gpio-controller;
|
|
#gpio-cells = <1>;
|
|
#gpio-cells = <1>;
|
|
|
|
+ interrupt-controller;
|
|
|
|
+ #interrupt-cells = <2>;
|
|
reg = <0x4000 0x100>;
|
|
reg = <0x4000 0x100>;
|
|
st,bank-name = "PIO107";
|
|
st,bank-name = "PIO107";
|
|
st,retime-pin-mask = <0xf>;
|
|
st,retime-pin-mask = <0xf>;
|