|
@@ -235,6 +235,7 @@ static struct rockchip_pll_clock rk3188_pll_clks[] __initdata = {
|
|
|
#define MFLAGS CLK_MUX_HIWORD_MASK
|
|
|
#define DFLAGS CLK_DIVIDER_HIWORD_MASK
|
|
|
#define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
|
|
|
+#define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
|
|
|
|
|
|
/* 2 ^ (val + 1) */
|
|
|
static struct clk_div_table div_core_peri_t[] = {
|
|
@@ -310,6 +311,8 @@ static struct rockchip_clk_branch common_clk_branches[] __initdata = {
|
|
|
|
|
|
GATE(0, "pclkin_cif0", "ext_cif0", 0,
|
|
|
RK2928_CLKGATE_CON(3), 3, GFLAGS),
|
|
|
+ INVERTER(0, "pclk_cif0", "pclkin_cif0",
|
|
|
+ RK2928_CLKSEL_CON(30), 8, IFLAGS),
|
|
|
|
|
|
/*
|
|
|
* the 480m are generated inside the usb block from these clocks,
|
|
@@ -334,8 +337,10 @@ static struct rockchip_clk_branch common_clk_branches[] __initdata = {
|
|
|
COMPOSITE_FRAC(0, "hsadc_frac", "hsadc_src", 0,
|
|
|
RK2928_CLKSEL_CON(23), 0,
|
|
|
RK2928_CLKGATE_CON(2), 7, GFLAGS),
|
|
|
- MUX(SCLK_HSADC, "sclk_hsadc", mux_sclk_hsadc_p, 0,
|
|
|
+ MUX(0, "sclk_hsadc_out", mux_sclk_hsadc_p, 0,
|
|
|
RK2928_CLKSEL_CON(22), 4, 2, MFLAGS),
|
|
|
+ INVERTER(SCLK_HSADC, "sclk_hsadc", "sclk_hsadc_out",
|
|
|
+ RK2928_CLKSEL_CON(22), 7, IFLAGS),
|
|
|
|
|
|
COMPOSITE_NOMUX(SCLK_SARADC, "sclk_saradc", "xin24m", 0,
|
|
|
RK2928_CLKSEL_CON(24), 8, 8, DFLAGS,
|
|
@@ -557,6 +562,8 @@ static struct rockchip_clk_branch rk3066a_clk_branches[] __initdata = {
|
|
|
|
|
|
GATE(0, "pclkin_cif1", "ext_cif1", 0,
|
|
|
RK2928_CLKGATE_CON(3), 4, GFLAGS),
|
|
|
+ INVERTER(0, "pclk_cif1", "pclkin_cif1",
|
|
|
+ RK2928_CLKSEL_CON(30), 12, IFLAGS),
|
|
|
|
|
|
COMPOSITE(0, "aclk_gpu_src", mux_pll_src_cpll_gpll_p, 0,
|
|
|
RK2928_CLKSEL_CON(33), 8, 1, MFLAGS, 0, 5, DFLAGS,
|