|
@@ -132,13 +132,84 @@
|
|
|
};
|
|
|
|
|
|
ipu2: ipu@02800000 {
|
|
|
- #crtc-cells = <1>;
|
|
|
+ #address-cells = <1>;
|
|
|
+ #size-cells = <0>;
|
|
|
compatible = "fsl,imx6q-ipu";
|
|
|
reg = <0x02800000 0x400000>;
|
|
|
interrupts = <0 8 0x4 0 7 0x4>;
|
|
|
clocks = <&clks 133>, <&clks 134>, <&clks 137>;
|
|
|
clock-names = "bus", "di0", "di1";
|
|
|
resets = <&src 4>;
|
|
|
+
|
|
|
+ ipu2_di0: port@2 {
|
|
|
+ #address-cells = <1>;
|
|
|
+ #size-cells = <0>;
|
|
|
+ reg = <2>;
|
|
|
+
|
|
|
+ ipu2_di0_disp0: endpoint@0 {
|
|
|
+ };
|
|
|
+
|
|
|
+ ipu2_di0_hdmi: endpoint@1 {
|
|
|
+ remote-endpoint = <&hdmi_mux_2>;
|
|
|
+ };
|
|
|
+
|
|
|
+ ipu2_di0_mipi: endpoint@2 {
|
|
|
+ };
|
|
|
+
|
|
|
+ ipu2_di0_lvds0: endpoint@3 {
|
|
|
+ remote-endpoint = <&lvds0_mux_2>;
|
|
|
+ };
|
|
|
+
|
|
|
+ ipu2_di0_lvds1: endpoint@4 {
|
|
|
+ remote-endpoint = <&lvds1_mux_2>;
|
|
|
+ };
|
|
|
+ };
|
|
|
+
|
|
|
+ ipu2_di1: port@3 {
|
|
|
+ #address-cells = <1>;
|
|
|
+ #size-cells = <0>;
|
|
|
+ reg = <3>;
|
|
|
+
|
|
|
+ ipu2_di1_hdmi: endpoint@1 {
|
|
|
+ remote-endpoint = <&hdmi_mux_3>;
|
|
|
+ };
|
|
|
+
|
|
|
+ ipu2_di1_mipi: endpoint@2 {
|
|
|
+ };
|
|
|
+
|
|
|
+ ipu2_di1_lvds0: endpoint@3 {
|
|
|
+ remote-endpoint = <&lvds0_mux_3>;
|
|
|
+ };
|
|
|
+
|
|
|
+ ipu2_di1_lvds1: endpoint@4 {
|
|
|
+ remote-endpoint = <&lvds1_mux_3>;
|
|
|
+ };
|
|
|
+ };
|
|
|
+ };
|
|
|
+ };
|
|
|
+
|
|
|
+ display-subsystem {
|
|
|
+ compatible = "fsl,imx-display-subsystem";
|
|
|
+ ports = <&ipu1_di0>, <&ipu1_di1>, <&ipu2_di0>, <&ipu2_di1>;
|
|
|
+ };
|
|
|
+};
|
|
|
+
|
|
|
+&hdmi {
|
|
|
+ compatible = "fsl,imx6q-hdmi";
|
|
|
+
|
|
|
+ port@2 {
|
|
|
+ reg = <2>;
|
|
|
+
|
|
|
+ hdmi_mux_2: endpoint {
|
|
|
+ remote-endpoint = <&ipu2_di0_hdmi>;
|
|
|
+ };
|
|
|
+ };
|
|
|
+
|
|
|
+ port@3 {
|
|
|
+ reg = <3>;
|
|
|
+
|
|
|
+ hdmi_mux_3: endpoint {
|
|
|
+ remote-endpoint = <&ipu2_di1_hdmi>;
|
|
|
};
|
|
|
};
|
|
|
};
|
|
@@ -152,15 +223,56 @@
|
|
|
"di0", "di1";
|
|
|
|
|
|
lvds-channel@0 {
|
|
|
- crtcs = <&ipu1 0>, <&ipu1 1>, <&ipu2 0>, <&ipu2 1>;
|
|
|
+ port@2 {
|
|
|
+ reg = <2>;
|
|
|
+
|
|
|
+ lvds0_mux_2: endpoint {
|
|
|
+ remote-endpoint = <&ipu2_di0_lvds0>;
|
|
|
+ };
|
|
|
+ };
|
|
|
+
|
|
|
+ port@3 {
|
|
|
+ reg = <3>;
|
|
|
+
|
|
|
+ lvds0_mux_3: endpoint {
|
|
|
+ remote-endpoint = <&ipu2_di1_lvds0>;
|
|
|
+ };
|
|
|
+ };
|
|
|
};
|
|
|
|
|
|
lvds-channel@1 {
|
|
|
- crtcs = <&ipu1 0>, <&ipu1 1>, <&ipu2 0>, <&ipu2 1>;
|
|
|
+ port@2 {
|
|
|
+ reg = <2>;
|
|
|
+
|
|
|
+ lvds1_mux_2: endpoint {
|
|
|
+ remote-endpoint = <&ipu2_di0_lvds1>;
|
|
|
+ };
|
|
|
+ };
|
|
|
+
|
|
|
+ port@3 {
|
|
|
+ reg = <3>;
|
|
|
+
|
|
|
+ lvds1_mux_3: endpoint {
|
|
|
+ remote-endpoint = <&ipu2_di1_lvds1>;
|
|
|
+ };
|
|
|
+ };
|
|
|
};
|
|
|
};
|
|
|
|
|
|
-&hdmi {
|
|
|
- compatible = "fsl,imx6q-hdmi";
|
|
|
- crtcs = <&ipu1 0>, <&ipu1 1>, <&ipu2 0>, <&ipu2 1>;
|
|
|
+&mipi_dsi {
|
|
|
+ port@2 {
|
|
|
+ reg = <2>;
|
|
|
+
|
|
|
+ mipi_mux_2: endpoint {
|
|
|
+ remote-endpoint = <&ipu2_di0_mipi>;
|
|
|
+ };
|
|
|
+ };
|
|
|
+
|
|
|
+ port@3 {
|
|
|
+ reg = <3>;
|
|
|
+
|
|
|
+ mipi_mux_3: endpoint {
|
|
|
+ remote-endpoint = <&ipu2_di1_mipi>;
|
|
|
+ };
|
|
|
+ };
|
|
|
};
|