|
@@ -1892,20 +1892,20 @@ static void smu8_dpm_powergate_uvd(struct pp_hwmgr *hwmgr, bool bgate)
|
|
|
data->uvd_power_gated = bgate;
|
|
|
|
|
|
if (bgate) {
|
|
|
- cgs_set_powergating_state(hwmgr->device,
|
|
|
+ amdgpu_device_ip_set_powergating_state(hwmgr->adev,
|
|
|
AMD_IP_BLOCK_TYPE_UVD,
|
|
|
AMD_PG_STATE_GATE);
|
|
|
- cgs_set_clockgating_state(hwmgr->device,
|
|
|
+ amdgpu_device_ip_set_clockgating_state(hwmgr->adev,
|
|
|
AMD_IP_BLOCK_TYPE_UVD,
|
|
|
AMD_CG_STATE_GATE);
|
|
|
smu8_dpm_update_uvd_dpm(hwmgr, true);
|
|
|
smu8_dpm_powerdown_uvd(hwmgr);
|
|
|
} else {
|
|
|
smu8_dpm_powerup_uvd(hwmgr);
|
|
|
- cgs_set_clockgating_state(hwmgr->device,
|
|
|
+ amdgpu_device_ip_set_clockgating_state(hwmgr->adev,
|
|
|
AMD_IP_BLOCK_TYPE_UVD,
|
|
|
AMD_CG_STATE_UNGATE);
|
|
|
- cgs_set_powergating_state(hwmgr->device,
|
|
|
+ amdgpu_device_ip_set_powergating_state(hwmgr->adev,
|
|
|
AMD_IP_BLOCK_TYPE_UVD,
|
|
|
AMD_PG_STATE_UNGATE);
|
|
|
smu8_dpm_update_uvd_dpm(hwmgr, false);
|
|
@@ -1918,12 +1918,10 @@ static void smu8_dpm_powergate_vce(struct pp_hwmgr *hwmgr, bool bgate)
|
|
|
struct smu8_hwmgr *data = hwmgr->backend;
|
|
|
|
|
|
if (bgate) {
|
|
|
- cgs_set_powergating_state(
|
|
|
- hwmgr->device,
|
|
|
+ amdgpu_device_ip_set_powergating_state(hwmgr->adev,
|
|
|
AMD_IP_BLOCK_TYPE_VCE,
|
|
|
AMD_PG_STATE_GATE);
|
|
|
- cgs_set_clockgating_state(
|
|
|
- hwmgr->device,
|
|
|
+ amdgpu_device_ip_set_clockgating_state(hwmgr->adev,
|
|
|
AMD_IP_BLOCK_TYPE_VCE,
|
|
|
AMD_CG_STATE_GATE);
|
|
|
smu8_enable_disable_vce_dpm(hwmgr, false);
|
|
@@ -1932,12 +1930,10 @@ static void smu8_dpm_powergate_vce(struct pp_hwmgr *hwmgr, bool bgate)
|
|
|
} else {
|
|
|
smu8_dpm_powerup_vce(hwmgr);
|
|
|
data->vce_power_gated = false;
|
|
|
- cgs_set_clockgating_state(
|
|
|
- hwmgr->device,
|
|
|
+ amdgpu_device_ip_set_clockgating_state(hwmgr->adev,
|
|
|
AMD_IP_BLOCK_TYPE_VCE,
|
|
|
AMD_CG_STATE_UNGATE);
|
|
|
- cgs_set_powergating_state(
|
|
|
- hwmgr->device,
|
|
|
+ amdgpu_device_ip_set_powergating_state(hwmgr->adev,
|
|
|
AMD_IP_BLOCK_TYPE_VCE,
|
|
|
AMD_PG_STATE_UNGATE);
|
|
|
smu8_dpm_update_vce_dpm(hwmgr);
|