|
@@ -349,6 +349,8 @@
|
|
|
|
|
|
#define EXYNOS5_AUTO_WDTRESET_DISABLE 0x0408
|
|
#define EXYNOS5_AUTO_WDTRESET_DISABLE 0x0408
|
|
#define EXYNOS5_MASK_WDTRESET_REQUEST 0x040C
|
|
#define EXYNOS5_MASK_WDTRESET_REQUEST 0x040C
|
|
|
|
+#define EXYNOS5_USBDRD_PHY_CONTROL 0x0704
|
|
|
|
+#define EXYNOS5_DPTX_PHY_CONTROL 0x0720
|
|
|
|
|
|
#define EXYNOS5_USE_RETENTION BIT(4)
|
|
#define EXYNOS5_USE_RETENTION BIT(4)
|
|
#define EXYNOS5_SYS_WDTRESET (1 << 20)
|
|
#define EXYNOS5_SYS_WDTRESET (1 << 20)
|
|
@@ -502,6 +504,11 @@
|
|
#define EXYNOS5420_KFC_CORE_RESET(_nr) \
|
|
#define EXYNOS5420_KFC_CORE_RESET(_nr) \
|
|
((EXYNOS5420_KFC_CORE_RESET0 | EXYNOS5420_KFC_ETM_RESET0) << (_nr))
|
|
((EXYNOS5420_KFC_CORE_RESET0 | EXYNOS5420_KFC_ETM_RESET0) << (_nr))
|
|
|
|
|
|
|
|
+#define EXYNOS5420_USBDRD1_PHY_CONTROL 0x0708
|
|
|
|
+#define EXYNOS5420_MIPI_PHY0_CONTROL 0x0714
|
|
|
|
+#define EXYNOS5420_MIPI_PHY1_CONTROL 0x0718
|
|
|
|
+#define EXYNOS5420_MIPI_PHY2_CONTROL 0x071C
|
|
|
|
+#define EXYNOS5420_DPTX_PHY_CONTROL 0x0728
|
|
#define EXYNOS5420_ARM_CORE2_SYS_PWR_REG 0x1020
|
|
#define EXYNOS5420_ARM_CORE2_SYS_PWR_REG 0x1020
|
|
#define EXYNOS5420_DIS_IRQ_ARM_CORE2_LOCAL_SYS_PWR_REG 0x1024
|
|
#define EXYNOS5420_DIS_IRQ_ARM_CORE2_LOCAL_SYS_PWR_REG 0x1024
|
|
#define EXYNOS5420_DIS_IRQ_ARM_CORE2_CENTRAL_SYS_PWR_REG 0x1028
|
|
#define EXYNOS5420_DIS_IRQ_ARM_CORE2_CENTRAL_SYS_PWR_REG 0x1028
|
|
@@ -639,6 +646,7 @@
|
|
| EXYNOS5420_KFC_USE_STANDBY_WFI3)
|
|
| EXYNOS5420_KFC_USE_STANDBY_WFI3)
|
|
|
|
|
|
/* For EXYNOS5433 */
|
|
/* For EXYNOS5433 */
|
|
|
|
+#define EXYNOS5433_USBHOST30_PHY_CONTROL (0x0728)
|
|
#define EXYNOS5433_PAD_RETENTION_AUD_OPTION (0x3028)
|
|
#define EXYNOS5433_PAD_RETENTION_AUD_OPTION (0x3028)
|
|
#define EXYNOS5433_PAD_RETENTION_MMC2_OPTION (0x30C8)
|
|
#define EXYNOS5433_PAD_RETENTION_MMC2_OPTION (0x30C8)
|
|
#define EXYNOS5433_PAD_RETENTION_TOP_OPTION (0x3108)
|
|
#define EXYNOS5433_PAD_RETENTION_TOP_OPTION (0x3108)
|