Signed-off-by: Hawking Zhang <Hawking.Zhang@amd.com> Acked-by: Alex Deucher <alexander.deucher@amd.com> Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
@@ -61,7 +61,8 @@
#include "dcn/dcn_1_0_offset.h"
#include "dcn/dcn_1_0_sh_mask.h"
-#include "soc15ip.h"
+#include "soc15_hw_ip.h"
+#include "vega10_ip_offset.h"
#include "soc15_common.h"
#endif
@@ -33,7 +33,8 @@
#include "dce/dce_12_0_offset.h"
#include "dce/dce_12_0_sh_mask.h"
#include "reg_helper.h"
#define CTX \
@@ -56,7 +56,8 @@
#include "nbio/nbio_6_1_offset.h"
@@ -27,7 +27,8 @@
#include "dc_types.h"
#include "dc_bios_types.h"
@@ -50,7 +50,8 @@
#include "dcn10_hubp.h"
#include "dcn10_hubbub.h"
@@ -36,7 +36,8 @@
#define block HPD
#define reg_num 0
@@ -35,7 +35,8 @@
/* begin *********************
* macros to expend register list macro defined in HW object header file */
@@ -38,7 +38,8 @@
@@ -32,7 +32,8 @@
#include "ivsrcid/ivsrcid_vislands30.h"
@@ -31,7 +31,8 @@
#include "irq_service_dcn10.h"