|
@@ -162,9 +162,12 @@
|
|
|
#clock-cells = <1>;
|
|
|
compatible = "renesas,r7s72100-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
reg = <0xfcfe0444 4>;
|
|
|
- clocks = <&p1_clk>, <&p1_clk>;
|
|
|
- clock-indices = <R7S72100_CLK_SDHI1 R7S72100_CLK_SDHI0>;
|
|
|
- clock-output-names = "sdhi1", "sdhi0";
|
|
|
+ clocks = <&p1_clk>, <&p1_clk>, <&p1_clk>, <&p1_clk>;
|
|
|
+ clock-indices = <
|
|
|
+ R7S72100_CLK_SDHI00 R7S72100_CLK_SDHI01
|
|
|
+ R7S72100_CLK_SDHI10 R7S72100_CLK_SDHI11
|
|
|
+ >;
|
|
|
+ clock-output-names = "sdhi00", "sdhi01", "sdhi10", "sdhi11";
|
|
|
};
|
|
|
};
|
|
|
|
|
@@ -488,7 +491,9 @@
|
|
|
GIC_SPI 271 IRQ_TYPE_LEVEL_HIGH
|
|
|
GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
|
|
- clocks = <&mstp12_clks R7S72100_CLK_SDHI0>;
|
|
|
+ clocks = <&mstp12_clks R7S72100_CLK_SDHI00>,
|
|
|
+ <&mstp12_clks R7S72100_CLK_SDHI01>;
|
|
|
+ clock-names = "core", "cd";
|
|
|
cap-sd-highspeed;
|
|
|
cap-sdio-irq;
|
|
|
status = "disabled";
|
|
@@ -501,7 +506,9 @@
|
|
|
GIC_SPI 274 IRQ_TYPE_LEVEL_HIGH
|
|
|
GIC_SPI 275 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
|
|
- clocks = <&mstp12_clks R7S72100_CLK_SDHI1>;
|
|
|
+ clocks = <&mstp12_clks R7S72100_CLK_SDHI10>,
|
|
|
+ <&mstp12_clks R7S72100_CLK_SDHI11>;
|
|
|
+ clock-names = "core", "cd";
|
|
|
cap-sd-highspeed;
|
|
|
cap-sdio-irq;
|
|
|
status = "disabled";
|