|
@@ -12354,29 +12354,27 @@ static void intel_init_display(struct drm_device *dev)
|
|
|
dev_priv->display.get_display_clock_speed =
|
|
|
i830_get_display_clock_speed;
|
|
|
|
|
|
- if (HAS_PCH_SPLIT(dev)) {
|
|
|
- if (IS_GEN5(dev)) {
|
|
|
- dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
|
|
|
- dev_priv->display.write_eld = ironlake_write_eld;
|
|
|
- } else if (IS_GEN6(dev)) {
|
|
|
- dev_priv->display.fdi_link_train = gen6_fdi_link_train;
|
|
|
- dev_priv->display.write_eld = ironlake_write_eld;
|
|
|
- dev_priv->display.modeset_global_resources =
|
|
|
- snb_modeset_global_resources;
|
|
|
- } else if (IS_IVYBRIDGE(dev)) {
|
|
|
- /* FIXME: detect B0+ stepping and use auto training */
|
|
|
- dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
|
|
|
- dev_priv->display.write_eld = ironlake_write_eld;
|
|
|
- dev_priv->display.modeset_global_resources =
|
|
|
- ivb_modeset_global_resources;
|
|
|
- } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
|
|
|
- dev_priv->display.fdi_link_train = hsw_fdi_link_train;
|
|
|
- dev_priv->display.write_eld = haswell_write_eld;
|
|
|
- dev_priv->display.modeset_global_resources =
|
|
|
- haswell_modeset_global_resources;
|
|
|
- }
|
|
|
- } else if (IS_G4X(dev)) {
|
|
|
+ if (IS_G4X(dev)) {
|
|
|
dev_priv->display.write_eld = g4x_write_eld;
|
|
|
+ } else if (IS_GEN5(dev)) {
|
|
|
+ dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
|
|
|
+ dev_priv->display.write_eld = ironlake_write_eld;
|
|
|
+ } else if (IS_GEN6(dev)) {
|
|
|
+ dev_priv->display.fdi_link_train = gen6_fdi_link_train;
|
|
|
+ dev_priv->display.write_eld = ironlake_write_eld;
|
|
|
+ dev_priv->display.modeset_global_resources =
|
|
|
+ snb_modeset_global_resources;
|
|
|
+ } else if (IS_IVYBRIDGE(dev)) {
|
|
|
+ /* FIXME: detect B0+ stepping and use auto training */
|
|
|
+ dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
|
|
|
+ dev_priv->display.write_eld = ironlake_write_eld;
|
|
|
+ dev_priv->display.modeset_global_resources =
|
|
|
+ ivb_modeset_global_resources;
|
|
|
+ } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
|
|
|
+ dev_priv->display.fdi_link_train = hsw_fdi_link_train;
|
|
|
+ dev_priv->display.write_eld = haswell_write_eld;
|
|
|
+ dev_priv->display.modeset_global_resources =
|
|
|
+ haswell_modeset_global_resources;
|
|
|
} else if (IS_VALLEYVIEW(dev)) {
|
|
|
dev_priv->display.modeset_global_resources =
|
|
|
valleyview_modeset_global_resources;
|