|
@@ -214,6 +214,9 @@
|
|
|
#define CLK_MOUT_SW_ACLK400 651
|
|
|
#define CLK_MOUT_USER_ACLK300_GSCL 652
|
|
|
#define CLK_MOUT_SW_ACLK300_GSCL 653
|
|
|
+#define CLK_MOUT_MCLK_CDREX 654
|
|
|
+#define CLK_MOUT_BPLL 655
|
|
|
+#define CLK_MOUT_MX_MSPLL_CCORE 656
|
|
|
|
|
|
/* divider clocks */
|
|
|
#define CLK_DOUT_PIXEL 768
|
|
@@ -239,8 +242,14 @@
|
|
|
#define CLK_DOUT_ACLK300_DISP1 788
|
|
|
#define CLK_DOUT_ACLK300_GSCL 789
|
|
|
#define CLK_DOUT_ACLK400_DISP1 790
|
|
|
+#define CLK_DOUT_PCLK_CDREX 791
|
|
|
+#define CLK_DOUT_SCLK_CDREX 792
|
|
|
+#define CLK_DOUT_ACLK_CDREX1 793
|
|
|
+#define CLK_DOUT_CCLK_DREX0 794
|
|
|
+#define CLK_DOUT_CLK2X_PHY0 795
|
|
|
+#define CLK_DOUT_PCLK_CORE_MEM 796
|
|
|
|
|
|
/* must be greater than maximal clock id */
|
|
|
-#define CLK_NR_CLKS 791
|
|
|
+#define CLK_NR_CLKS 797
|
|
|
|
|
|
#endif /* _DT_BINDINGS_CLOCK_EXYNOS_5420_H */
|