|
@@ -966,6 +966,15 @@ static int gen9_init_workarounds(struct intel_engine_cs *ring)
|
|
|
WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
|
|
|
GEN9_CCS_TLB_PREFETCH_ENABLE);
|
|
|
|
|
|
+ /*
|
|
|
+ * FIXME: don't apply the following on BXT for stepping C. On BXT A0
|
|
|
+ * the flag reads back as 0.
|
|
|
+ */
|
|
|
+ /* WaDisableMaskBasedCammingInRCC:bxtA */
|
|
|
+ if (IS_BROXTON(dev))
|
|
|
+ WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
|
|
|
+ PIXEL_MASK_CAMMING_DISABLE);
|
|
|
+
|
|
|
return 0;
|
|
|
}
|
|
|
|